e<sub>2</sub>v # EV10AS180AGS Low power L-Band 10-bit 1.5 GSps ADC #### **Datasheet** #### **Main Features** - Single core ADC architecture with 10-bit Resolution integrating a selectable 1:1/2/4 DEMUX - 1.5 GSps guaranteed Conversion rate - Differential input clock (AC coupled) - Analog input voltage: 500 mVpp differential full scale (AC coupled) - Analog and clock input impedance: 100Ω Differential - LVDS Differential Output Data with swing adjustment and Data Ready - Fine adjustment of ADC Gain, Offset - Fine adjustment of Sampling Delay for interleaving - Static and dynamic Test Mode for ADC and DEMUX - Data Ready common to the 4 output ports - 1.75W Power Dissipation (1:2 ratio with standard LVDS output swing) - Power supply: 5.2 V, 3.3V and 2.5V (Output buffers) - CI-CGA255 Package #### **Performances** - 2.250 GHz Full power input bandwidth (-3dB) - Low Latency 2.5-5.5 clock cycles - Gain Flatness: - ~0.5dB from 10MHz to 750 MHz (1st Nyauist) - ~1.2dB from 750MHz to 1500MHz (2<sup>nd</sup> Nyquist) - ~1.5dB from 1500MHz to 1800MHz (L Band) - Single Tone performance: ``` SFDR = -60 dBFS; ENOB =8.4-Bit; SNR = 54 dBFS at Fin= 750 MHz @-3dBFS, Fs=1.5GSps SFDR = -59 dBFS; ENOB =8.0-Bit; SNR = 52 dBFS at Fin= 1800 MHz @-3dBFS, Fs=1.5GSps SFDR = -62 dBFS; ENOB =8.5-Bit; SNR = 55 dBFS at Fin= 750 MHz @-12dBFS, Fs=1.5GSps SFDR = -61 dBFS; ENOB =8.4-Bit; SNR = 54 dBFS at Fin= 1800 MHz @-12dBFS, Fs=1.5GSps ``` Broadband performance: NPR = 44 dB at -13dBFS optimum loading factor in 1<sup>st</sup> Nyquist NPR = 43 dB at -13dBFS optimum loading factor in L-band Radiation hardening sensitivity ELDRS (Enhanced Low Dose Rate Sensitivity) free up to 110Krad No SEFI / No SEL #### **Main Applications** - Direct L-band RF Down Conversion - Defense radar systems - Satellite communication systems ## 1 GENERAL DESCRIPTION Figure 1. ADC with integrated DEMUX Block diagram The EV10AS180A is a 10-bit 1.5 GSps ADC. The device includes a front-end Track and Hold stage (T/H), followed by an analog encoding stage (Analog Quantizer) which outputs analog residues resulting from analog quantization. Successive banks of latches regenerate the analog residues into logical levels before entering an error correction circuitry and a resynchronization stage followed by a DEMUX with $100\Omega$ differential output buffers. The EV10AS180A works in fully differential mode from analog inputs up to digital outputs. It operates in the first Nyquist and L-Band (Fin ranging from DC to 1800 MHz). DEMUX Ratio (1:1 or 1:2 or 1:4) can be selected with the 2 pins RS0, RS1. DEMUX outputs are synchronous on each port. A differential Data Ready output is available to indicate when the outputs are valid. The Data Ready DR, DRN is common to the 4 ports. A power up reset ensures to synchronize internal signals and ensures output data to be properly ordered. An external Reset (RSTN) can also be used. The gain control pin GA and offset control OA are provided to adjust the ADC gain and offset transfer function. The swing of ADC output buffers can be lowered through the SA pin. A Sampling Delay Adjust function (SDA) is provided to fine tune the ADC aperture delay, for applications requesting the interleaving of multiple ADCs for example. For debug and testability, the following functions are provided: - a static test mode, used to test either VOL or VOH at the ADC outputs (all bits at "0" level or "1" level respectively); - a dynamic built-In Test, providing series of "1"s and "0" in a checker board pattern fashion on all 4 ports; A diode is provided to monitor the junction temperature, with both anode and cathode accessible. ## 2 CIRCUIT ELECTRICAL CHARACTERISTICS # 2.1. Absolute Maximum Ratings Table 1. Absolute Maximum ratings | Parameter | Symbol | Comments | Value | Unit | |-------------------------------------------------------------------|---------------------------------------|------------------------------------------|---------------------------------------|------| | V <sub>CC5</sub> supply voltage | V <sub>CC5</sub> | | GND to 6 | V | | V <sub>CC3</sub> supply voltage | V <sub>CC3</sub> | | GND to 3.6 | V | | V <sub>CCO</sub> supply voltage | V <sub>cco</sub> | | GND to 3 | V | | Analog input voltages | V <sub>IN</sub> or V <sub>INN</sub> | Common Mode | Min :2.0V<br>Max 4.0V | V | | Maximum difference between V <sub>IN</sub> and V <sub>INN</sub> | V <sub>IN -</sub> V <sub>INN</sub> | | $2.0$ (4 Vpp=+13dBm in 100 $\Omega$ ) | V | | Clock input voltage | V <sub>CLK</sub> or V <sub>CLKN</sub> | Common Mode | Min :2.0V<br>Max 4.0V | V | | Maximum difference between $V_{\text{CLK}}$ and $V_{\text{CLKN}}$ | V <sub>CLK</sub> -V <sub>CLKN</sub> | | 1.5<br>(3 Vpp) | V | | Analog input settings | V <sub>A</sub> | OA, GA, SDA, SA | -0.3 to V <sub>CC3</sub> + 0.3 | V | | Control inputs | V <sub>D</sub> | SDAEN, TM0, TM1, DECN, RS0, RS1,<br>RSTN | -0.3 to V <sub>CC3</sub> + 0.3 | V | | Junction Temperature | T <sub>J</sub> | | 170 | °C | | Storage Temperature | Tstg | | -65 to 150 | °C | Notes - 1. Absolute maximum ratings are limiting values (referenced to GND = 0V), to be applied individually, while other parameters are within specified operating conditions. Long exposure to maximum rating may affect device reliability. - All integrated circuits have to be handled with appropriate care to avoid damages due to ESD. Damage caused by inappropriate handling or storage could range from performance degradation to complete failure. - 2. Maximum ratings enable active inputs with ADC powered off. - 3. Maximum ratings enable floating inputs with ADC powered on. #### 2.2. Recommended Conditions Of Use Table 2. Recommended Conditions of Use | Parameter | Symbol | Comments | Тур | Unit | |------------------------------------------------|------------------------------------|----------------------------------|------------------|------| | | V <sub>CC5</sub> | No specific power supply | 5.2 | ٧ | | Power supplies | V <sub>CC3</sub> | sequencing required during power | 3.3 | V | | | V <sub>CC0</sub> | ON/OFF <sup>(1)</sup> | 2.5 | V | | Differential analog input voltage (Full Scale) | V <sub>IN</sub> -V <sub>INN</sub> | 100 $\Omega$ differential | 500 | mVpp | | Clock input power level (Ground common mode) | P <sub>CLK</sub> P <sub>CLKN</sub> | 100 $\Omega$ differential input | 4 | dBm | | Operating Temperature Range | Tc, Tj | For functionality | Tc>-55 to Tj<125 | °C | | Operating Temperature Range | Tc, Tj | For performances | Tc>-55 to Tj<110 | °C | Notes: 1. To benefit of the internal power on reset, $V_{CC3}$ should be applied before $V_{CC5}$ . Please refer to section 5.5 for more details. # 2.3. Electrical Characteristics Unless otherwise stated, requirements apply over the full operating temperature range (for performance) and at all power supply conditions Table 3. Electrical characteristics | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--------------------|--------------------|--------------------|----------------|---------------| | RESOLUTION | | | 10 | • | bit | 1,6 | | ESD CLASSIFICATION | | | >1000V (HBM mod | del) | V | NA | | POWER REQUIREMENTS | | | ( | , | | | | Power Supply voltage - Analog - Analog Core and Digital - Output buffers | VCC5<br>VCC3<br>VCCO | 5.0<br>3.15<br>2.4 | 5.2<br>3.3<br>2.5 | 5.5<br>3.45<br>2.6 | V<br>V<br>V | 1,6 | | Power Supply current in 1:1 DEMUX Ratio - Analog - Analog Core and Digital - Output buffers | I_VCC5<br>I_VCC3<br>I_VCCO | | 71<br>300<br>100 | 85<br>330<br>110 | mA<br>mA<br>mA | 1,6 | | Power Supply current in 1:2 DEMUX Ratio - Analog - Analog Core and Digital - Output buffers | I_VCC5<br>I_VCC3<br>I_VCCO | | 71<br>312<br>137 | 85<br>335<br>160 | mA<br>mA<br>mA | 1,6 | | Power Supply current in 1:4 DEMUX Ratio - Analog - Analog Core and Digital - Output buffers | I_VCC5<br>I_VCC3<br>I_VCCO | | 71<br>325<br>216 | 85<br>355<br>240 | mA<br>mA<br>mA | 1,6 | | Power dissipation - 1:1 Ratio with standard LVDS output swing - 1:2 Ratio with standard LVDS output swing - 1:4 Ratio with standard LVDS output swing | P <sub>D</sub><br>P <sub>D</sub><br>P <sub>D</sub> | | 1.6<br>1.75<br>1.9 | 1.9<br>2.0<br>2.3 | W<br>W<br>W | 1,6 | | LVDS Data and Data Ready Outputs | | | • | | | | | Logic compatibility | | | LVDS differentia | I | | | | Output Common Mode (1) | VOCM | 1.125 | 1.25 | 1.375 | V | 1,6 | | Differential output (1)(2) | VODIFF | 250 | 350 | 450 | mVp | 1,6 | | Output level "High" (3) | VOH<br>VOL | 1.25 | - | - 4.05 | V | 1,6 | | Output level "Low" (3) Output data format | VOL | <del>-</del> | Binary | 1.25 | V | 1,6<br>1.6 | | ANALOG INPUT | | | Dillary | | | 1,0 | | Input type | | | AC coupled | | | | | Analog Input Common Mode (for DC coupled | | | 3.1 | | V | | | input) Full scale input voltage range (differential | VIN | -125 | | +125 | mVp | 4.0 | | mode) | VINN | -125 | | +125 | mVp | 1,6 | | Full scale analog input power level | PIN | | -5 | | dBm | 1,6 | | Analog input capacitance (die only) | CIN | | 0.3 | | pF | 5 | | Input leakage current (VIN = VINN = 0V) | IIN | | 50 | 404 | μA | 5 | | Analog Input resistance (Differential) CLOCK INPUT (CLK, CLKN) | RIN | 96 | 100 | 104 | Ω | 1,6 | | Input type | | | DC or AC couple | d | 1 | | | Clock Input Common Mode (for DC coupled clock) | VICM | | 2 | | V | 1,6 | | Clock Input power level (low phase noise sinewave input) at 1.5Ghz 100Ω differential | PCLK | 0 | 4 | +7 | dBm | 4 | | Clock input swing (differential voltage) at 1.5Ghz | VCLKN<br>VCLKN | ±447 | ±708 | ±1000 | mVp | 4 | | Clock input capacitance (die only) | CCLK | | 0.3 | | pF | 4 | | Clock Input resistance (Differential) | RCLK | 94 | 98 | 102 | Ω | 4 | | RSTN (active low) | | | | | | | | Logic compatibility | | | .5V CMOS compa | tible | | | | Input level "High" | VIH<br>VIL | 2.0 | - | 0.4 | V | 1,6 | | Input level "Low" DIGITAL INPUTS (RS0, RS1, DECN, SDAEN, | | | 1 | 0.4 | V | 1,6 | | Parameter | Symbol | Min | Тур | Мах | Unit | Test<br>level | |---------------------------------------------|------------------|-----------------------------|-----|-----------------------|------|---------------| | Logic low | | | | | | 1,6 | | Resistor to ground | $R_{IL}$ | 0 | | 10 | Ω | | | Voltage level | V <sub>IL</sub> | - | | 0.5 | V | | | Input current | I <sub>IL</sub> | - | | 450 | μΑ | | | Logic high | | | | | | 1,6 | | Resistor to ground | R <sub>IH</sub> | 10k | | infinite | Ω | | | Voltage level | $V_{IH}$ | 2.0 | | - | V | | | Input current | I <sub>IH</sub> | - | | 150 | μΑ | | | OFFSET, GAIN & SAMPLING DELAY ADJUST | SETTINGS (O | A, GA, SDA) | | | | | | Min voltage for minimum Gain, Offset or SDA | Analog_min | 2*V <sub>cc3</sub> /3 - 0.5 | | | V | 1,6 | | Max voltage for maximum Gain, Offset or SDA | Analog_max | | | $2*V_{cc3}/3 + 0.5$ | V | 1,6 | | Input current for min setting | I <sub>min</sub> | | | 200 | μΑ | 1,6 | | Input current for nominal setting | I <sub>nom</sub> | | | 50 | μΑ | 1,6 | | Input current for max setting | I <sub>max</sub> | | | 200 | μΑ | 1,6 | | ANALOG SETTINGS (SA) | | | | | | | | SA voltage for default swing value | Smax | | | 2*V <sub>cc3</sub> /3 | | 1,6 | | SA voltage for minimum swing value | Smin | 2*V <sub>cc3</sub> /3 - 0.5 | | | • | 1,6 | | Input current (low, for default swing value | I <sub>min</sub> | | | 50 | μA | 1,6 | | Input current (high) for min swing value | I <sub>max</sub> | | | 150 | μΑ | 1,6 | Notes 1. Assuming 100Ω termination ASIC load #### 2.4. Converter Characteristics Unless otherwise stated, requirements apply over the full operating temperature range (for performance) and at all power supply conditions **Table 4.** DC Converter characteristics | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |---------------------------------------------------|-----------------------|------|--------------|-------|------|---------------| | Resolution | | | 10 | | bit | 1,6 | | DC ACCURACY | | | | | | | | Missing codes | M <sub>CODES</sub> | | None allowed | | | 1,6 | | Differential Non Linearity (for information only) | DNL+ | | 0.5 | 0,9 | LSB | 1,6 | | Integral Non Linearity (for information only) | INL+ | | 1.0 | 4.0 | LSB | 1,6 | | Integral Non Linearity (for information only) | INL- | | -1.0 | -4.0 | LSB | 1,6 | | Gain central value @10MHz (1) | $ADC_GAIN$ | 0.95 | 1.0 | 1.05 | | 1,6 | | Gain error drift vs temperature | | | +/-10 | | % | 4 | | ADC offset (2) | ADC <sub>OFFSET</sub> | | | +/-10 | LSB | 1,6 | Notes: ## 2.5. Dynamic Performance Unless otherwise stated, requirements apply over the full operating temperature range (for performance) and at all power supply conditions assuming an external clock jitter of 225 fs rms (corresponds to e2v testbench value). ADC internal clock jitter is 200 fs rms. Table 5.Dynamic Performance | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |--------------------------------------|--------|-----|------|-----|------|---------------| | AC Analog Inputs | | | | | | | | Full power Input Bandwidth ( -3dB) | FPBW | | 2.25 | | GHz | 4 | | Gain Flatness (from 10 to 750 MHz) | | | 0.5 | | dB | 4 | | Gain Flatness (from 750 to 1500 MHz) | | | 1.2 | | dB | 4 | <sup>2.</sup> VODIFF can be lowered down to 100 mV with SA pin to reduce power consumption. <sup>3.</sup> VOH min and VOL max can never be 1.25V at the same time when VODIFFmin. <sup>1.</sup> The ADC Gain center value can be tuned thanks to Gain adjust function. <sup>2.</sup> The ADC offset can be tuned to mid code 512 thanks to Offset adjust function. | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |---------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------------------|---------|---------------| | Gain Flatness (from 1500 to 1800 MHz) | | | 1.5 | | dB | 4 | | Deviation from linear phase (1 <sup>st</sup> Nyquist) | | | 5 | | ٥ | 5 | | Deviation from linear phase (2 <sup>nd</sup> Nyquist) | | | 1 | | 0 | 5 | | Deviation from linear phase (L-band up to 2.25 GHz) | | | 2 | | 0 | 5 | | Input voltage standing Wave Ratio up to 1.8 GHz (unpowered device) | VSWR | | | 1.2:1 | | 4 | | AC Performance in 1 <sup>st</sup> Nyquist<br>-12dBFS differential input mode, 50% clock d | uty cycle, +4dBr | n differential cl | ock, external ji | tter = 225 fs rr | ns max | | | Signal to Noise And Distortion Ratio<br>FS = 1.5 GSps Fin = 750 MHz | SINAD | 48.7 | 53 | | dBFS | 1,6 | | Effective Number of Bits<br>FS = 1.5 GSps Fin = 750 MHz | ENOB | 7.8 | 8.5 | | Bit FS | 1,6 | | Signal to Noise Ratio<br>FS = 1.5 GSps Fin = 750 MHz | SNR | 52 | 55 | | dBFS | 1,6 | | <b>Total Harmonic Distortion (25 harmonics)</b> FS = 1.5 GSps Fin = 750 MHz | [THD] | 49 | 60 | | dBFS | 1,6 | | Spurious Free Dynamic Range<br>FS = 1.5 GSps Fin = 750 MHz | SFDR | 52 | 62 | | dBFS | 1,6 | | Noise Power Ratio Notch centered on 50 MHz, notch width 500 KHz on 20MHz -700 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 4 | | Noise Power Ratio Notch centered on 350 MHz, notch width 500 KHz on 20MHz -700 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 4 | | Noise Power Ratio Notch centered on 657 MHz, notch width 500 KHz on 20MHz -700 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 4 | | IMD3 differential<br>(2Fin1 – Fin2, 2Fin2 – Fin1, unfilterable<br>3rd order Intermodulation products)<br>At -7 dBFS<br>Fin1 = 790 MHz<br>Fin2 = 800 MHz | IMD3 | | -63 | | dBc | 4 | | AC Performance in 2 <sup>nd</sup> Nyquist -12dBFS differential input mode, 50% clock | duty cycle, +4dl | Bm differential | clock, external | jitter = 225 fs | rms max | | | Noise Power Ratio Notch centered on 800 MHz, notch width 500 KHz on 770MHz -1450 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 5 | | Noise Power Ratio Notch centered on 1100 MHz, notch width 500 KHz on 770MHz -1450 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 5 | | Noise Power Ratio Notch centered on 1407 MHz, notch width 500 KHz on 770MHz -1450 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 44.0 | | dB | 5 | | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |----------------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|--------------------|-----------------|--------|---------------| | AC Performance in LBAND -12dBFS differential input mode, 50% clock di | uty cycle, +4dBn | n differential cl | ock, external jit | ter = 225 fs rm | s max | | | Signal to Noise And Distortion Ratio<br>FS = 1.5 GSps Fin = 1800 MHz | SINAD | 48.7 | 52 | | dBFS | 1,6 | | Effective Number of Bits<br>FS = 1.5 GSps Fin = 1800 MHz | ENOB | 7.8 | 8.4 | | Bit FS | 1,6 | | Signal to Noise Ratio<br>FS = 1.5 GSps Fin = 1800 MHz | SNR | 52 | 54 | | dBFS | 1,6 | | <b>Total Harmonic Distortion (25 harmonics)</b> FS = 1.5 GSps Fin = 1800 MHz | [THD] | 49 | 58 | | dBFS | 1,6 | | Spurious Free Dynamic Range<br>FS = 1.5 GSps Fin = 1800 MHz | SFDR | 52 | 61 | | dBFS | 1,6 | | Noise Power Ratio Notch centered on 1550 MHz, notch width 500 KHz on 1520MHz -2200 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 43 | | dB | 5 | | Noise Power Ratio Notch centered on 1850 MHz, notch width 500 KHz on 1520MHz -2200 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 43 | | dB | 5 | | Noise Power Ratio Notch centered on 2157 MHz, notch width 500 KHz on 1520MHz -2200 MHz band 1.5 GSps at optimum loading factor of -13.1 dBFS | NPR | | 42 | | dB | 5 | | IMD3 differential (2Fin1 – Fin2, 2Fin2 – Fin1, unfilterable 3rd order Intermodulation products) At -7 dBFS Fin1 = 1550 MHz Fin2 = 1560 MHz | IMD3 | | -55 | | dBc | 4 | | AC Performance in 1 <sup>st</sup> Nyquist -3dBFS differential input mode, 50% clock du | tv cvcle, +4dBm | differential clo | ck, external jitte | er = 225 fs rms | max | | | Signal to Noise And Distortion Ratio<br>FS = 1.5 GSps Fin = 750 MHz | SINAD | 46.3 | 52 | | dBFS | 1,6 | | Effective Number of Bits<br>FS = 1.5 GSps Fin = 750 MHz | ENOB | 7.4 | 8.4 | | Bit FS | 1,6 | | Signal to Noise Ratio<br>FS = 1.5 GSps Fin = 750 MHz | SNR | 50 | 54 | | dBFS | 1,6 | | <b>Total Harmonic Distortion (25 harmonics)</b> FS = 1.5 GSps Fin = 750 MHz | THD | 48 | 56 | | dBFS | 1,6 | | Spurious Free Dynamic Range<br>FS = 1.5 GSps Fin = 750 MHz | SFDR | 50 | 60 | | dBFS | 1,6 | | AC Performance in L Band -3dBFS differential input mode, 50% clock du | ty cycle, +4dBm | differential clo | ck, external jitte | er = 225 fs rms | max | | | Signal to Noise And Distortion Ratio<br>FS = 1.5 GSps Fin = 1800 MHz | SINAD | 45.1 | 50 | | dBFS | 1,6 | | Effective Number of Bits<br>FS = 1.5 GSps Fin = 1800 MHz | ENOB | 7.2 | 8.0 | | Bit FS | 1,6 | | Signal to Noise Ratio<br>FS = 1.5 GSps Fin = 1800 MHz | SNR | 49 | 52 | | dBFS | 1,6 | | Total Harmonic Distortion (25 harmonics) FS = 1.5 GSps Fin = 1800 MHz | THD | 47 | 56 | | dBFS | 1,6 | | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |-------------------------------------------------------------|--------|-----|-----|-----|------|---------------| | Spurious Free Dynamic Range<br>FS = 1.5 GSps Fin = 1800 MHz | SFDR | 50 | 59 | | dBFS | 1,6 | ## 2.6. Sensitivity to radiations #### 2.6.1. Total dose The component is not sensitive to 110Krad with very low dose rate (36rad / hr) and it is therefore ELDRS (Enhanced Low Dose Rate Sensitivity) free #### 2.6.2. Heavy ions It was concluded that the devices under test (P/N EV10AS180A) have: - No SEL (SEL measured up to a LET of 80.72 MeV-cm²/mg at 125degC with a tilt and up to 67.7 MeV-cm²/mg at 125degC without tilt), - No SEFI - No permanent error - Low LET threshold of 0.7 to 1.6 MeV.cm²/mg → device may be sensitive to proton - Saturated cross-section in the range of 3.8E-5 to 2.1 E-04 cm<sup>2</sup> - Worst case long SEU/SET duration is 48 consecutive corrupted data - For a geostationary satellite: - o SEE of 2.48E-04 to 8.24E-02/device.day - Worst case Multiconversion errors is 1.27E-02/device/day (MTBF > 78 days) - Worst case Single conversion errors 8.24E-02/device.day (MTBF > 12 days) #### 2.6.3. Proton tests It was concluded that the devices under test (P/N EV10AS180A) have: - No SEL (up to 184 MeV), - No SEFI - No permanent error - Energy threshold is lower than 20 MeV - Saturated cross-section in the range of 1E-10 to 1.3E-09 cm<sup>2</sup> - Worst case long SEU/SET duration is 5 consecutive corrupted data - For a geostationary satellite: - SEE of 4.47E-05 to 7.83E-03/device.day - Worst case Multiconversion errors is 1.16E-03/device/day (MTBF> 862 days) - Worst case Single conversion errors of 7.83E-03/device.day (MTBF>127 days) - For a LEO JASON satellite: - SEE of 7.12E-04 to 8.94E-02/device.day - Worst case Multiconversion errors is 1.36E-02/device/day (MTBF> 73 days) - Worst case Single conversion errors of 8.94E-02/device.day (MTBF>11 days) # 2.7. Timing Characteristics and Switching Performances Unless otherwise stated, requirements apply over the full operating temperature range (for performance) and at all power supply conditions See Chapter 3 " Definition of Term" Table 6. Timing characteristics and Switching Performances | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|--------------------|----------------------|----------------|---------------| | SWITCHING PERFORMANCE AND CHARACTE | RISTICS | | _ | | _ | | | Maximum clock frequency (1) | | | | | | | | 1:1 DEMUX Ratio | | 700 | | | MHz | 1,6 | | 1:2 DEMUX Ratio | | 1500 | | | IVII IZ | 1,0 | | 1:4 DEMUX Ratio | | 1500 | | | | | | Clock frequency range <sup>(1)</sup> | | 300 | | 1500 | MHz | 4 | | Maximum Output Rate per port (Data) | | | | | | | | 1:1 DEMUX Ratio | | 700 | | | Msps | 4 | | 1:2 DEMUX Ratio | | 750 | | | Mopo | • | | 1:4 DEMUX Ratio | | 375 | | | | | | Analog input frequency | | DC | | 1800 | MHz | 4 | | BER @ 1.5GSps @ -12dBFS | | | | 10 <sup>-9</sup> | Error/sample | 5 | | TIMING | | | | | | | | ADC settling time (VIN-VINN = 400 mV pp) (+/-2%) | TS | | 770 | | ps | 4 | | ADC step response (10% to 90%) | | | 160 | | ps | 4 | | Clock duty cycle | | 40 | 50 | 60 | % | 4 | | Minimum clock pulse width (high) | TC1 | 0.25 | | 0.375 | ns | 4 | | Minimum clock pulse width (low) | TC2 | 0.25 | | 0.375 | ns | 4 | | Aperture delay (1) (6) | TA | | 250 | | ps | 4 | | Aperture delay adjustment | SDA | -42 | | +42 | ps | 4 | | Aperture jitter added by the ADC <sup>(1) (6)</sup> | | | 200 | | fs rms | 4 | | Output rise/fall time for DATA (20% to 80%) <sup>(3)</sup> | TR/TF | 320 | 400 | 480 | ps | 4 | | Output rise/fall time for DATA READY (20% to 80%) <sup>(3)</sup> | TR/TF | 510 | 700 | 890 | ps | 4 | | Data output delay <sup>(4)</sup> | | | | | | | | DMUX 1:1 | TOD | | 3 | | ns | 4 | | DMUX 1:2 and 1:4 | | | 3.4 | | ns | | | Data Ready output delay <sup>(4)</sup> | | | | | | | | DMUX 1:1 | TDR | | 3.7 | | ns | 4 | | DMUX 1:2 and 1:4 | | | 3.7 | | ns | | | DMUX 1:2 and 1:4 | TOD -TDR | | 0.3 | | ns | 4 | | Output Data to Data Ready propagation delay (5) DMUX 1:1 @ 750 MSps sampling rate DMUX 1:2 @ 1.5 GSps sampling rate DMUX 1:4 @ 1.5 GSps sampling rate | TD1 | 1.08<br>0.84<br>1.45 | 1.13<br>1<br>1.5 | 1.20<br>1.10<br>1.55 | ns<br>ns<br>ns | 4 | | Data Ready to Output Data propagation delay <sup>(5)</sup> DMUX 1:1 @ 750 MSps sampling rate DMUX 1:2 @ 1.5 GSps sampling rate DMUX 1:4 @ 1.5 GSps sampling rate | TD2 | 0.16<br>0.31<br>1.1 | 0.2<br>0.44<br>1.2 | 0.24<br>0.49<br>1.25 | ns<br>ns<br>ns | 4 | | Parameter | Symbol | Min | Тур | Max | Unit | Test<br>level | |-----------------------------------------------------------------------------------------------------------------------------|--------|-----|-----------------------------------------------|-----|-------------|---------------| | Output Data Pipeline delay 1:1 DEMUX Ratio Port A 1:2 DEMUX Ratio Port A Port B 1:4 DEMUX Ratio Port A Port B Port C Port D | TPDO | | 3.5<br>3.5<br>2.5<br>5.5<br>4.5<br>3.5<br>2.5 | | Clock cycle | 4 | | Data Ready Pipeline delay 1:1 DEMUX Ratio 1:2 DEMUX Ratio 1:4 DEMUX Ratio | TPDR | | 4<br>4.5<br>7.5 | | Clock cycle | 4 | | RSTN to DR, DRN | TRDR | 10 | | | ns | 4 | | RSTN min pulse duration | | 4 | | | ns | 4 | #### Notes - 1. See Definition Of Terms. - 2. Data Ready outputs are active on both rising and falling edges (DR/2 mode) - 3. $L_{LOAD}$ = 5 nH, $C_{LOAD}$ = 5 pF termination (for each single-ended output). - 4. TOD and TDR propagation times are defined at package input/outputs. They are given for reference only. - 5. Values for TD1 and TD2 are given for a 1.5 GSps external clock frequency (50% duty cycle). For different sampling rates, apply the following formula: TD1 = T/2 +(|TOD-TDR|) and TD2 = T/2 +(|TOD-TDR|), where T=clock period. This places the rising edge (True-False) of the differential Data Ready signal in the middle of the Output Data valid window. This gives maximum setup and hold times for external data acquisition. - 6. Aperture delay and aperture jitter measured with SDA = OFF ( default setting at RESET) # 2.8. Timing Diagrams Figure 1 Principle of operation, DMUX 1:1 Figure 2 Principle of operation, DMUX 1:2 Figure 3 Principle of operation, DMUX 1:4 Figure 4 Power up reset Timing diagram (1:1 DMUX) Note: assuming VCC3 is already switched on. Figure 5 External reset Timing diagram (1:1 DMUX) #### **Explanation of Test Levels** 2.9. | 1 | 100% production tested at +25°C <sup>(1)</sup> . | |---|----------------------------------------------------------------------------------------------------------------------------| | 2 | 100 % production tested at +25°C <sup>(1)</sup> , and sample tested at specified temperatures. | | 3 | Sample tested only at specified temperatures | | 4 | Parameter is guaranteed by design and characterization testing (thermal steady-state conditions at specified temperature). | | 5 | Parameter is a typical value only guaranteed by design only | | 6 | 100 % production tested over specified temperature range (for D/T and Space Grade (2)). | Notes: Only MIN and MAX values are guaranteed (typical values are issuing from characterization results). (1) Unless otherwise specified. (2) If applicable, please refer to "Ordering Information" # 2.10. Coding Table 7. ADC Coding table | | | Digital output | |----------------------------|--------------------------------------------------------------------------------------------------|----------------------------------| | Differential analog input | Voltage level | Binary<br>MSB (bit 9)LSB (bit 0) | | > + 250.25 mV | >Top end of full scale + ½ LSB | 111111111 | | + 250.25 mV<br>+ 249.75 mV | Top end of full scale + ½ LSB<br>Top end of full scale - ½ LSB | 111111111<br>111111110 | | + 125.25 mV<br>+ 124.75 mV | <sup>3</sup> / <sub>4</sub> full scale + ½ LSB<br><sup>3</sup> / <sub>4</sub> full scale - ½ LSB | 1100000000 | | + 0.25 mV<br>- 0.25 mV | Mid scale + ½ LSB<br>Mid scale - ½ LSB | 100000000000000111111111 | | - 124.75 mV<br>- 124.25 mV | <sup>1</sup> / <sub>4</sub> full scale + ½ LSB<br><sup>1</sup> / <sub>4</sub> full scale - ½ LSB | 010000000<br>001111111 | | - 249.75 mV<br>- 250.25 mV | Bottom end of full scale + ½ LSB<br>Bottom end of full scale - ½ LSB | 000000001 | | < - 250.25 mV | < Bottom end of full scale - ½ LSB | 00000000 | # **3 DEFINITION OF TERM** | (Fs max) | Maximum Sampling<br>Frequency | Performances are guaranteed up to Fs max | | | | |----------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | (Fs min) | Minimum Sampling frequency | Performances are guaranteed for FS higher than FS min. | | | | | (BER) | Bit Error Rate | Probability to exceed a specified error threshold for a sample at maximum specified sampling rate. An error code is a code that differs by more than +/- 32 LSB from the correct code. | | | | | (AIF) | Analog Input Frequency | Analog input frequency range for which performances are guaranteed | | | | | (FPBW) | Full power input<br>bandwidth | Analog input frequency at which the fundamental component in the digitally reconstructed output waveform has fallen by 3 dB with respect to its low frequency value (determined by FFT analysis) for input at Full Scale –1 dB (- 1 dBFS). | | | | | (SSBW) | Small Signal Input<br>bandwidth | Analog input frequency at which the fundamental component in the digitally reconstructed output waveform has fallen by 3 dB with respect to its low frequency value (determined by FFT analysis) for input at Full Scale –10 dB (- 10 dBFS). | | | | | (SINAD) | Signal to noise and distortion ratio | Ratio expressed in dB of the RMS signal amplitude, set to 1dB below Full Scale (- 1 dBFS), to the RMS sum of all other spectral components, including the harmonics except DC. | | | | | (SNR) | Signal to noise ratio | Ratio expressed in dB of the RMS signal amplitude, set to 1dB below Full Scale, to the RMS sum of all other spectral components excluding the twenty five first harmonics. | | | | | (THD) | Total harmonic distortion | Ratio expressed in dB of the RMS sum of the first twenty five harmonic components, to the RMS input signal amplitude, set at 1 dB below full scale. It may be reported in dB (i.e, related to converter –1 dB Full Scale), or in dBc (i.e, related to input signal level). | | | | | (SFDR) | Spurious free dynamic range | Ratio expressed in dB of the RMS signal amplitude, set at 1dB below Full Scale, to the RMS value of the highest spectral component (peak spurious spectral component). The peak spurious component may or may not be a harmonic. It may be reported in dB (i.e., related to converter –1 dB Full Scale), or in dBc (i.e, related to input signal level). | | | | | (ENOB) | Effective Number Of Bits | ENOB = SINAD - 1.76 + 20 log (A / FS/2) 6.02 Where A is the actual input amplitude and FS is the full scale range of the ADC under test | | | | | (DNL) | Differential non linearity | The Differential Non Linearity for an output code i is the difference between the measured step size of code i and the ideal LSB step size. DNL (i) is expressed in LSBs. DNL is the maximum value of all DNL (i). DNL error specification of less than 1 LSB guarantees that there are no missing output codes and that the transfer function is monotonic. | | | | | (INL) | Integral non linearity | The Integral Non Linearity for an output code i is the difference between the measured input voltage at which the transition occurs and the ideal value of this transition. INL (i) is expressed in LSBs, and is the maximum value of all INL (i) . | | | | | (TA) | Aperture delay | Delay between the rising edge of the differential clock inputs (CLK, CLKN) (zero crossing point), and the time at which $(V_{IN}, V_{INN})$ is sampled. | | | | | (JITTER) | Aperture uncertainty | Sample to sample variation in aperture delay. The voltage error due to jitter depends on the slew rate of the signal at the sampling point. | | | | | (TS) | Settling time | Time delay to achieve 0.2 % accuracy at the converter output when a 80% Full Scale step function is applied to the differential analog input. | | | | | (ORT) | Overvoltage recovery time | Time to recover 0.2 % accuracy at the output, after a 150 % full scale step applied on the input is reduced to midscale. | | | | | (TOD) | Digital data Output delay | Delay from the rising edge of the differential clock inputs (CLK, CLKN) (zero crossing point) to the next point of change in the differential output data (zero crossing) with specified load. | | | | | (TDR) | Data ready output delay | Delay from the falling edge of the differential clock inputs (CLK, CLKN) (zero crossing point) to the next point of change in the differential output clock (zero crossing) with specified load. | | | | | (TD1) | Time delay from Data | General expression is TD1 = TC1 + TDR - TOD with TC = TC1 + TC2 = 1 encoding | | | | 16 | | transition to Data Ready | clock period. | |--------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (TD2) | Time delay from Data<br>Ready to Data | General expression is TD2 = TC2 + TDR – TOD with TC = TC1 + TC2 = 1 encoding clock period. | | (TC) | Encoding clock period | TC1 = Minimum clock pulse width (high) TC = TC1 + TC2 | | | | TC2 = Minimum clock pulse width (low) | | (TPD) | Pipeline Delay | Number of clock cycles between the sampling edge of an input data and the associated output data being made available, (not taking in account the TOD). | | (TRDR) | Data Ready reset delay | Delay between the falling edge of RSTN and the reset to digital zero transition of the Data Ready output signal DR | | (TR) | Rise time | Time delay for the output DATA signals to rise from 20% to 80% of delta between low level and high level. | | (TF) | Fall time | Time delay for the output DATA signals to fall from 20% to 80% of delta between low level and high level. | | (PSRR) | Power supply rejection ratio | Ratio of input offset variation to a change in power supply voltage. | | (NRZ) | Non return to zero | When the input signal is larger than the upper bound of the ADC input range, the output code is identical to the maximum code and the Out of Range bit is set to logic one. When the input signal is smaller than the lower bound of the ADC input range, the output code is identical to the minimum code, and the Out of range bit is set to logic one. (It is assumed that the input signal amplitude remains within the absolute maximum ratings). | | (IMD) | InterModulation Distortion | The two tones intermodulation distortion (IMD) rejection is the ratio of either input tone to the worst third order intermodulation products. | | (NPR) | Noise Power Ratio | The NPR is measured to characterize the ADC performance in response to broad bandwidth signals. When applying a notch-filtered broadband white-noise signal as the input to the ADC under test, the Noise Power Ratio is defined as the ratio of the average out-of-notch to the average in-notch power spectral density magnitudes for the FFT spectrum of the ADC output sample test. | | (VSWR) | Voltage Standing Wave<br>Ratio | The VSWR corresponds to the ADC input insertion loss due to input power reflection. For example a VSWR of 1.2 corresponds to a 20dB return loss (ie. 99% power transmitted and 1% reflected). | # **4 PIN DESCRIPTION** Figure 2. Pin Mapping (Top view) Note: Pin A1 is not populated. Table 8. Pin description | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | | | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------|--|--| | POWER SUPPLI | POWER SUPPLIES | | | | | | | V <sub>CC5</sub> | L7, L8, L9, L10, M8, M10, N8,<br>N10 | 5.2V analog supply (Front-end Track & Hold circuitry) Referenced to AGND | N/A | | | | | V <sub>CC3</sub> | J6, J11, K4, K5, K6, K11, K12,<br>K13 | 3.3V power supply (ADC Core, Regeneration and Logic, DEMUX circuitry and Timing circuitry) Referenced to AGND | N/A | | | | | V <sub>cco</sub> | A2, A15, B2, B15, C3, C14, D4, D5, D12, D13, E7, E8, E9, E10, F5, F8, F9, F12, G5, G6, G11, G12, H6, H11 | 2.5V digital power supply (output buffers) Referenced to DGND | N/A | | | | | AGND | G7, G8, G9, G10, H7, H8, H9,<br>H10, J7, J8, J9, J10, K7, K8, K9,<br>K10, M7, M9, N7, N9, P6, P7,<br>P8, P9, P10, P11, R7, R8, R9,<br>R10, R11, T7, T8, T11 | Analog Ground AGND plane should be separated from DGND on the board (the two planes can be connected by 0 ohm resistors) | N/A | | | | | DGND | A16, B1, B16, C4, C13, D3, D6, D7, D8, D9, D10, D11, D14, E4, E5, E6, E11, E12, E13, F4, F6, F7, F10, F11, F13, G4, G13, H4, H5, H12, H13, J4, J5, J12, J13, L4, L5, L6, L11, L12, L13, M4, M5, M13, N5, N11, N12, N13, P5, P12, P13, R1, R2, R3, R15, R16, T1, T2, T3, T15, T16 | Ground for output buffers DGND plane should be separated from AGND on the board (the two planes can be connected by 0 ohm resistors) | N/A | | | | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |--------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ANALOG INPUT | S | T | | | | VIN<br>VINN | T9<br>T10 | Analog input (differential) with internal common mode at 3.1V It should be driven in AC coupling. Analog input is sampled and converted (10-bit) on each positive transition of the CLK input. Equivalent internal differential 100 $\Omega$ input resistor. | I | VCCA VCCA PR PR PR PR PR PR PR P | | CLOCK INPUTS | T | T | | | | CLK<br>CLKN | T6<br>R6 | Master sampling clock input (differential) with internal common mode at 2.65V It should be driven in AC coupling. Equivalent internal differential 100 $\Omega$ input resistor. | I | VCCA3 VCCA3 ONDA P11 P21 P150 P | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | | | |------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | RESET INPUT | RESET INPUT | | | | | | | RSTN | T4 | Reset input (single-ended) It is available in case it is necessary to reset the ADC during operation (it is not mandatory to perform an external reset on the ADC for proper operation of the ADC as a power up reset is already implemented). This reset is Asynchronous, it is 2.5V CMOS compatible. It is active low. Refer to section 2.8 and 5.4 | I | input voltage command 8 — 2.5 V VCC OMPLY VOLTAGE VCC3 3.3V VCC OMPLY VOLTAGE VCC3 3.3V VCC OMPLY VOLTAGE VCC3 3.3V VCC OMPLY VCLTAGE 3.3 | | | | DIGITAL OUTPL | ITS | | | | | | | A0, A0N<br>A1, A1N<br>A2, A2N<br>A3, A3N<br>A4, A4N<br>A5, A5N<br>A6, A6N<br>A7, A7N<br>A8, A8N<br>A9, A9N | P1, P2<br>N1, N2<br>M1, M2<br>L3, M3<br>L1, L2<br>K1, K2<br>K3, J3<br>J1, J2<br>H1, H2<br>H3, G3 | In-phase (Ai) and inverted phase (AiN) digital outputs on DEMUX Port A (with i = 09) Differential LVDS signal DA0 is the LSB, DA9 is the MSB The differential digital output data is transmitted at clock rate divide by DMUX ratio (refer to RS0 and RS1 settings). Each of these outputs should be terminated by 100 $\Omega$ differential resistor placed as close as possible to the differential receiver. | 0 | VCCO | | | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------| | B0, B0N<br>B1, B1N<br>B2, B2N<br>B3, B3N<br>B4, B4N<br>B5, B5N<br>B6, B6N<br>B7, B7N<br>B8, B8N<br>B9, B9N | F1, F2 E3, F3 E1, E2 D1, D2 A4, B4 A5, B5 C6, C5 A6, B6 A7, B7 C7, C8 | In-phase (ABi) and inverted phase (BiN) digital outputs on DEMUX Port B (with i = 09) Differential LVDS signal B0 is the LSB, B9 is the MSB The differential digital output data is transmitted at clock rate divide by DMUX ratio (refer to RS0 and RS1 settings). Each of these outputs should be terminated by 100 $\Omega$ differential resistor placed as close as possible to the differential receiver. | 0 | VCCO | | C0, C0N<br>C1, C1N<br>C2, C2N<br>C3, C3N<br>C4, C4N<br>C5, C5N<br>C6, C6N<br>C7, C7N<br>C8, C8N<br>C9, C9N | F16, F15<br>E14, F14<br>E16, E15<br>D16, D15<br>A13, B13<br>A12, B12<br>C11, C12<br>A11, B11<br>A10, B10<br>C10, C9 | In-phase (Ci) and inverted phase (CiN) digital outputs on DEMUX Port C (with i = 09) Differential LVDS signal C0 is the LSB, C9 is the MSB The differential digital output data is transmitted at clock rate divide by DMUX ratio (refer to RS0 and RS1 settings). Each of these outputs should be terminated by 100 $\Omega$ differential resistor placed as close as possible to the differential receiver. | 0 | VCCO | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------| | D0, D0N D1, D1N D2, D2N D3, D3N D4, D4N D5, D5N D6, D6N D7, D7N D8, D8N D9, D9N | P16, P15<br>N16, N15<br>M16, M15<br>L14, M14<br>L16, L15<br>K16, K15<br>K14, J14<br>J16, J15<br>H16, H15<br>H14, G14 | In-phase (Di) and inverted phase (DiN) digital outputs on DEMUX Port D (with i = 09) Differential LVDS signal D0 is the LSB, D9 is the MSB The differential digital output data is transmitted at clock rate divide by DMUX ratio (refer to RS0 and RS1 settings). Each of these outputs should be terminated by 100 $\Omega$ differential resistor placed as close as possible to the differential receiver. | Ο | VCCO | | DR<br>DRN | A9<br>B9 | In-phase (DR) and inverted phase (DRN) global data ready digital output clock Differential LVDS signal The differential digital output clock is used to latch the output data on rising and falling edge. The differential digital output clock rate is (CLK/2) divided by the DMUX ratio (provided by RS0 and RS1 pins). This differential digital output clock should be terminated by 100 $\Omega$ differential resistor placed as close as possible to the differential receiver. | 0 | VCCO | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |---------------|------------|----------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------| | ADDITIONAL FU | NCTIONS | | | | | DECN | N14 | Decimation Function Enable (single-ended) Active low) Refer to section 5.9 for more information. | I | DRIVING BY RESISTOR: 10 Ohms or 10KOhms DRIVING BY VOLTAGE: 10 Ohms or 2V 11 | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |-------------|------------|-------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TM0, TM1 | T14, R14 | Test Mode Refer to section 5.3 for more information. | I | SUPPLY VOLTAGE VCC3 3.3V VCC 1 | | RS0, RS1 | T13, R13 | DEMUX Ratio Selection Refer to section 5.2 for more information. | I | GND 1354 1374 1374 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 1375 137 | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |-------------|------------|-----------------------------------------------------------------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDAEN | R12 | SDAEN = Sampling delay adjust enable<br>SDA = Sampling delay adjust<br>Please refer to section5.10 for more<br>information. | I | VCC | | SDA | T12 | | 1 | VARIATION ON AP NODE FROM 2/3 * VCC - 580mV) AN DESCRIPTION ON AP NODE FROM 2/3 * VCC - 580mV) AN DESCRIPTION ON AP NODE AN DESCRIPTION ON AP NODE AND DES | | Signal Name | Pin number | Description | Direction | Equivalent Simplified Schematics | |-------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GA | P4 | Gain Adjust Refer to section 5.6 for more information. | I | VCC3 = 3.3V | | OA | N4 | Offset Adjust Refer to section 5.7 for more information. | I | VARIATION ON AP NODE FROM 2/3 * VCC TO (2/3 * VCC - 500mV) AN DESCRIPTION ON AP NODE AND | | SA | P14 | Swing adjust Refer to section 5.8 for more information. | ı | 9rd | | DIODEA | P3 | Die Junction temperature monitoring (DIODEA = anode, DIODEC = cathode) | 1 | | | DIODEC | N3 | Please refer to section 5.11 for more information | 0 | | | NC | A3, A8, A14<br>B3, B8, B14<br>C1, C2, C15, C16<br>G1, G2, G15, G16<br>M6, M11, M12<br>N6<br>R4, R5, T5 | Not connected pins, connect to ground (DGND) | N/A | | # **5 FUNCTIONAL DESCRIPTION** Table 9. **Function Descriptions** | Name | Function | | | |----------------------|-----------------------------------------------|-------------------|--------------------------------------------------| | V <sub>CC5</sub> | 5.2V Power supply | | | | V <sub>CC3</sub> | 3.3V Power supply | | | | V <sub>CC0</sub> | 2.5V Power supply | | | | AGND | Analog Ground | V <sub>CCE</sub> | $V_{CC5} = 5.2 \text{V} V_{CC3} = 3.3 \text{V}$ | | DGND | Digital Ground | _ | | | VIN,VINN | Differential Analog Input | VIN, VINN─► | VIN, VINN→ | | CLK,CLKN | Differential Clock Input | CLK, CLKN_ | ak akn ] | | [A0:A9]<br>[A0N:A9N] | Differential Output Data on port A | RSTN→ | 1 | | [B0:B9]<br>[B0N:B9N] | Differential Output Data on port B | SDA 🛶 | SDA → | | [C0:C9]<br>[C0N:C9N] | Differential Output Data on port C | SDAEN→ | E/40 V C400 | | [D0:D9]<br>[D0N:D9N] | Differential Output Data on port D | OA →<br>GA → | UA — 1313131313 | | DR,DRN | Global Differential Data Ready | SA → | SA → | | SA | Analog tuning to adjust output swing | DECN → TM0, TM1 → | | | RS0; RS1 | DEMUX Ratio select | RS0 :RS1 → | | | RSTN | External reset | 1,00,1,01 | 100,101 | | TM0, TM1 | Test Mode pins | DIODEA, → | | | SDA | Sampling Delay Adjust input | DIODEC | DIODEC [ | | SDAEN | Sampling Delay Adjust Enable | | I I<br>AGND DGND | | GA | Gain Adjust input. | | | | OA | Offset adjust input | | | | DECN | Decimation enable | | | | DIODEA,<br>DIODEC | Diode for die junction temperature monitoring | | | #### 5.1. **Control signal settings** The RS0, RS1, TM0, TM1, SDAEN and DECN control signals use the same static input buffer. Logic "1" (10 K $\Omega$ to Ground, or tied to V<sub>CC3</sub> = 3.3V, or left floating) was chosen for the default modes: a. 1:2 DMUX (RS1 = RS0 = "1"), please refer to section 3.2 for more information, b. Test Mode off (TM0 = TM1 = "1"), please refer to section 3.3 for more information, - decimation off (please refer to section 3.8 for more information), - SDA off (please refer to section 3.9 for more information). Figure 6 Control signal settings Table 10. ADC Mode Settings - Summary | Function | Logic<br>Level | Electrical Level | Description | | | | |----------|----------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|--| | SDAEN | 0 | 10 $\Omega$ to ground or 0.5V | Sampling delay adjust enabled | | | | | | 1 | 10 K $\Omega$ to ground or 2V | O-malia a dalam adimat disabla d | | | | | | | N/C | Sampling delay adjust disabled | | | | | | 0 | 10 $\Omega$ to ground or 0.5V | Decimation by 8 | | | | | DECN | 1 | 10 K $\Omega$ to ground or 2V | Normal conversion (no decimation) | | | | | | | N/C | | | | | | | 01 | RS1 : 10 $\Omega$ to ground or 0.5V | 1:1 DEMUX Ratio (Port A) | | | | | | | RS0 : 10 K $\Omega$ to ground or NC or 2V | 52 | | | | | | 11 | RS1 : 10 K $\Omega$ to ground or NC or 2V | 1:2 DEMUX Ratio (Ports A and B) | | | | | RS<1:0> | 10 | RS0 : 10 KΩ to ground or NC or 2V | · · · · · · · · · · · · · · · · · · · | | | | | | 10 | RS1 : 10 K $\Omega$ to ground or NC or 2V<br>RS0 : 10 $\Omega$ to ground or 0.5V | 1:4 DEMUX Ratio (Ports A, B C and D) | | | | | | 00 | RS1 : 10 $\Omega$ to ground or 0.5V | Not used | | | | | | | RS0 : 10 $\Omega$ to ground or 0.5V | Not used | | | | | | 01 | TM1 : 10 $\Omega$ to ground or 0.5V | Static Test (all "0"s at the output for VOL test) | | | | | | | TM 0 : 10 K $\Omega$ to ground or NC or 2V | Static Test (all 0 s at the output for VOL test) | | | | | | 11 | TM 1 : 10 K $\Omega$ to ground or NC or 2V | Normal conversion mode (default mode) | | | | | | | TM 0 : 10 K $\Omega$ to ground or NC or 2V | Normal conversion mode (deladit mode) | | | | | TM<1:0> | 10 | TM 1 : 10 K $\Omega$ to ground or NC or 2V | Static Test (all "1"s at the output for VOH test) | | | | | | | TM 0 : 10 $\Omega$ to ground or 0.5V | , | | | | | | 00 | TM1 : 10 $\Omega$ to ground or 0.5V | Dynamic test (checker board pattern = all bits | | | | | | | TM0 : 10 $\Omega$ to ground or 0.5V | toggling from "0" to "1" or "1" to "0" every cycle with 1010101010 or 0101010101 patterns) | | | | | | | | with following of old following patterns) | | | | # 5.2. DEMUX Ratio Select (RS0, RS1) function Three DEMUX Ratios can be selected thanks to pins RS0 and RS1 according to the table below. Table 11. Ratio Select coding | | 01 | 1:1 DEMUX Ratio (Port A) | |---------|----|--------------------------------------| | RS<1:0> | 11 | 1:2 DEMUX Ratio (Ports A and B) | | | 10 | 1:4 DEMUX Ratio (Ports A, B C and D) | | | 00 | Not used | ADC in 1:1 Ratio ADC in 1:2 Ratio ADC in 1:4 Ratio - Notes: 1. Data of the different ports are synchronous: they appear at the same instant on each port. - 2. Any used port should be terminated by a 100 $\Omega$ differential resistor. Refer to section 7.4 for more - 3. Any unused port can be left open (no external termination required). #### 5.3. Test Mode (TM0, TM1) function Two test modes are made available in order to test the 10-bit digital outputs of the ADC: - a static test mode, where one can choose to output only "1"s or only "0"s; - a dynamic test mode, where all bits toggle from "1" to "0" or from "0" to "1" every cycle, used to test the output transitions. The coding table for the Test mode is given in Table 4. Table 12. Test Mode coding | | 01 | Static Test (all "0"s at the 10-bit output for VOL test) | |---------|----|--------------------------------------------------------------------------------------| | | 11 | Normal conversion mode (default mode) | | TM<1:0> | 10 | Static Test (all "1"s at the 10-bit output for VOH test) | | | 00 | Dynamic test (checker board pattern = all 10 bits toggling from "0" to "1" or "1" to | | | | "0" every cycle with 1010101010 or 0101010101 patterns) | Note: the sequence should start with on port A, whatever the DMUX mode is. Table 13. Test Mode | Cycle | DR | X9 | X8 | X7 | X6 | X5 | X4 | Х3 | X2 | X1 | X0 | |-------|----------|----|----|----|----|----|----|----|----|----|----| | N | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | N+1 | <b>-</b> | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | N+2 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | | N+3 | <b>—</b> | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | N+4 | | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | # **External Reset (RSTN)** An external reset (RSTN) is available in case it is necessary to reset the ADC during operation (it is not mandatory to perform an external reset on the ADC for proper operation of the ADC as a power up reset is already implemented). This reset is 2.5V CMOS compatible. It is active low. ## 5.5. Power Up Reset A power up reset ensures to synchronise internal signals and ensures output data to be properly ordered. It is generated internally by the digital section of the ADC (on VCC3 power supply) and is de-activated when VCC5 reaches 80% of its steady state value. No sequencing is required on VCCO. If VCC3 is not applied before VCC5, RSTN reset is strongly recommended to properly synchronise ADC signals. Please refer to section 2.8, Figure 4 for more information. # 5.6. Gain Adjust (GA) function This function allows to adjust ADC Gain so that it can always be tuned to 1.0 The ADC Gain can be tuned by $\pm 10.5$ when the voltage applied on GA by $\pm 10.5$ around $2 \times 10$ ## 5.7. Offset Adjust (OA) function This function allows to adjust ADC Offset so that it can always be tuned to mid-code 512. The ADC Offset can be tuned by +/-40 LSB (+/- 20mV) by tuning the voltage applied on OA by +/- 0.5V around $2*V_{cc3}/3$ . #### 5.8. Swing Adjust (SA) function This function allows to reduce the nominal swing of the ADC in order to reduce power consumption in digital output buffers. The nominal LVDS swing (250 to 450 mV) can be lowered (continuous tuning) to at least 100mV by reducing the voltage applied on SA by - 0.5V from middle value $2*V_{cc3}/3$ (When SA is set at $2*V_{cc3}/3$ , the swing is a standard LVDS swing around 300 mV, when SA is set to $2*V_{cc3}/3$ – 0.5V, then swing is reduced to about 100 mV). #### 5.9. Decimation (DECN) function The decimation function can be used for debug of the ADC at initial stages. This function indeed allows to reduce the ADC output rate by 8 (assuming a 1:1 DEMUX Ratio), thus allowing for a quick debug phase of the ADC at max speed rate and is compatible with industrial testing environment. When active, this function makes the ADC output only 1 out of 8 data, thus resulting in a data rate which is 8 times slower than the clock rate. In addition, DEMUX Ratio can be chosen in order to divide the data rate by 16 (1:2 mode) or by 32 (1:4 mode). Note: the ADC Decimation Test mode is different from the Test Mode function, which can be used to check the ADC outputs DECN is active at low level. To deactivate the decimation mode, connect DECN to a high level by connecting it to $V_{\text{CC3}}$ or by leaving DECN pin floating. #### 5.10. Sampling Delay adjust (SDA) function Sampling delay adjust (SDA pin) allows to fine tune the sampling ADC aperture delay TA around its nominal value. This functionality is enabled thanks to the SDAEN signal, which is active at low level (when tied to ground) and inactive at high level (10 K $\Omega$ to Ground, or tied to V<sub>CC3</sub> = 3.3V, or left floating). This feature is particularly interesting for interleaving ADCs to increase sampling rate. The variation of the delay around its nominal value as a function of the SDA voltage is shown in the following graph (simulation result): 50 40 30 20 10 delay (ps) 0 19 2 1 2.3 24 2.5 2.7 28 18 26 -20 -30 -40 -50 2 \* V<sub>CC3</sub>/3 - 0.5V 2 \* V<sub>CC3</sub>/3 2 \* V<sub>CC3</sub>/3 + 0.5V **Figure 7** Typical tuning range is + / - 40 ps for applied control voltage varying between +/- 0.5V around 2\*V<sub>cc3</sub>/3.on SDA pin. The variation of the delay in function of the temperature is negligible. ## 5.11. Temperature DIODE function A diode for die junction temperature monitoring is available in this ADC. It is constituted by an ESD diode. Both Anode and cathode of the diode are accessible externally. SDA command (V) In order to monitor the die junction temperature of the ADC, a current of 1mA has to be applied on the DIODEA pin (anode of the diode). The voltage across the DIODEA pin and the DIODEC pin provides the junction temperature of the die thanks to the intrinsic diode characteristics provided in Figure 5. It is recommended to use three protection diodes to avoid any damage due to over-voltages to the internal diode. The recommended implementation is provided in Figure 4. Figure 8 Temperature DIODE implementation Figure 9 Temperature DIODE characteristics Junction Temperature Versus Diode voltage for I=1mA # **6 CHARACTERIZATION RESULTS** # 6.1. Input bandwidth @Fs=1.5GSps # 6.2. single tone FFT Computation versus Fin @ 1.5GSps # 6.3. single tone FFT Computation versus Fs ## 6.4. Broadband performances, noise power ratio 1,5GSps 1st Nyquist NPR at Optimum loading factor -13 dBFS ( 450 MHz Pattern, 5MHz Notch around 33MHz & 438MHz : NPR = 44 dB ## 7 APPLICATION INFORMATION ## 7.1. Bypassing, decoupling and grounding All power supplies have to be decoupled to ground as close as possible to the signal accesses to the board by 1 $\mu F$ in parallel to 100 nF. Figure 10 EV10AS180A Power supplies Decoupling and grounding Scheme Each group of neighboring power supply pins attributed to the same value should be bypassed with at least one pair of 100 pF in parallel to 10 nF capacitors. These capacitors should be placed as close as possible to the power supply package pins. The minimum required number of pairs of capacitors by power supply type is: - 4 for $V_{\text{CC5}}$ - 4 for V<sub>CC3</sub> - 8 for V<sub>CCO</sub> Figure 11 EV10AS180A Power Supplies Bypassing Scheme Each power supply has to be bypassed as close as possible to its source or access by 100 nF in parallel to $1\mu F$ capacitors. ## 7.2. Analog Inputs (VIN/VINN) The analog input should be used in differential mode. If a single-ended source is used, then a balun (transformer) should be implemented to convert the signal to a differential signal at the input of the ADC. #### 7.2.1. Differential analog input The analog input should be AC coupled as described in Figure 12. Figure 12 Differential analog input implementation (AC coupled) #### 7.3. CLOCK INPUTS (CLK/CLKN) Differential mode is the recommended input scheme. Single-ended clock input is not recommended due to performance limitations. If a single-ended source is used, then a balun (transformer) should be implemented to convert the signal to a differential signal at the input of the ADC. Since the clock input common mode is 2.65V, we recommend to AC couple the input clock as described in Figure 13. Figure 13 Differential clock input implementation (AC coupled) # 7.4. Digital Outputs The digital outputs are LVDS compatible. They have to be $100\Omega$ differentially terminated. **Figure 14** Differential digital outputs Terminations (100Ω LVDS) If the ADC is used in 1:1 or 1:2 DMUX modes, the unused ports can be left open (no external termination required). # 8 THERMAL CHARACTERISTICS #### Assumptions: - Die thickness = 300μm - No convection - Pure conduction - No radiation - Rth Junction -bottom of columns (NTK SCI 0.89 mm diameter) = 9.68°C/W - Rthj-top of lid = 15°C/W - Rthj-board (JEDEC JESD51-8) = 13°C/W (board size = 39 x 39 mm, 1.6 mm thickness) #### Assumptions: - Convection according to JEDEC - Still air - Horizontal 2s2p board - Rth-j-a (JEDEC) = 25.3°C/W (board size 114.3 x 76.2 mm, 1.6 mm thickness) #### Assumptions: - Convection according to JEDEC, except larger board dimensions and one additional copper plane - Still air - Horizontal 2s3p board - Rth-j-a (JEDEC) = 18.9°C/W (board size 260 x 220 mm, 1.6 mm thickness) # 9 PACKAGE DESCRIPTION # 9.1. Top View Figure 15 Ci-CGA255 Top view All units in mm Sealring is connected to AGND #### 9.2. Bottom View Figure 16 Ci-CGA255 Bottom view All units in mm ## 9.3. Side View Figure 17 Ci-CGA255 Side view All units in mm ## 9.4. Cross Section Figure 18 Ci-CGA255 Cross Section All units in mm. Die backplane is connected to AGND # **10 ORDERING INFORMATION** Table 14. Ordering information | Part Number | Package | Temperature Range | Screening Level | Comments | |-------------------|-----------|-----------------------|----------------------|--------------------| | EVX10AS180AGS | CI-CGA255 | Ambient | Prototype | silicon revision A | | EV10AS180AMGSD/T | CI-CGA255 | -55°C< Tc, Tj<125°C | Military « M » Grade | silicon revision A | | EV10AS180AMGS9NB1 | CI-CGA255 | -55°C < Tc, Tj <125°C | Space Grade | silicon revision A | | EV10AS180AGS-EB | CI-CGA255 | Ambient | Prototype | Evaluation board | # Table of contents | | | 80AGS | | |---|---------------|---------------------------------------------------------------------------------------|----| | | Low power | er L-Band 10-bit 1.5 GSps ADC | 1 | | | Datashee | t - Preliminary | 1 | | | Main Feat | tures | 1 | | | Performa | nces | 1 | | | | lications | | | 1 | GENEF | RAL DESCRIPTION | | | | | T ELECTRICAL CHARACTERISTICS | | | _ | 2.1. | Absolute Maximum Ratings | | | | 2.1. | Recommended Conditions Of Use | | | | 2.3. | Electrical Characteristics | | | | 2.4. | Converter Characteristics | | | | 2.5. | Dynamic Performance | | | | 2.6. | Sensitivity to radiations | | | | 2.7. | Timing Characteristics and Switching Performances | | | | 2.8. | Timing Diagrams | | | | 2.9. | Explanation of Test Levels | | | | 2.10. | Coding | 15 | | 3 | DEFINI | TION OF TERM | 16 | | | | SCRIPTION | | | | | | | | 5 | | IONAL DESCRIPTION | | | | 5.1. | Control signal settings | | | | 5.2. | DEMUX Ratio Select (RS0, RS1) function | | | | 5.3. | Test Mode (TM0, TM1) function | | | | 5.4. | External Reset (RSTN) | | | | 5.5. | Power Up Reset | | | | 5.6. | Gain Adjust (GA) function | | | | 5.7.<br>5.8. | Offset Adjust (OA) function | | | | 5.6.<br>5.9. | Decimation (DECN) function | | | | 5.9.<br>5.10. | Sampling Delay adjust (SDA) function | | | | 5.10. | Temperature DIODE function | | | 6 | | ACTERIZATION RESULTS | | | O | | | | | | 6.1.<br>6.2. | Input bandwidth @Fs=1.5GSpssingle tone FFT Computation versus Fin @ 1.5GSps | | | | 6.2.<br>6.3. | single tone FFT Computation versus Fin @ 1.5GSpssingle tone FFT Computation versus Fs | 34 | | | 6.4. | Broadband performances, noise power ratio | 37 | | 7 | | | | | / | | CATION INFORMATION | | | | 7.1. | Bypassing, decoupling and grounding | | | | 7.2.<br>7.3 | Analog Inputs (VIN/VINN) | | | | 7.3.<br>7.4. | CLOCK INPUTS (CLK/CLKN) | | | | 7.4.<br>7.5. | Digital OutputsBoard layout recommendations | | | 0 | | • | | | | | al characteristics | | | 9 | PACKA | GE DESCRIPTION | | | | 9.1. | Top View | | | | 9.2. | Bottom View | | | | 9.3. | Side View | | | | 9.4. | Cross Section | | | 1 | 0 Order | ing Information | 46 | # e2V How to reach us Home page: www.e2v.com Sales Office: # Northern Europe e2v Itd 106 Waterhouse Lane Chelmsford Essex CM1 2QU England Tel: +44 (0)1245 493493 Fax: +44 (0)1245 492492 E-Mail: enquiries@e2v.com #### Americas e2v inc. 4 Westchester Plaza **Elmsford** NY 10523-1482 USA Tel: +1 (914) 592 6050 Fax:: +1 (914) 592-5148 E-Mail: enquiries-na @e2v.com #### Southern Europe e2v sas 16 Burospace F-91572 Bièvres Cedex Tel: +33 (0) 1 60 19 55 00 Fax:+33 (0) 1 60 19 55 29 E-Mail: enquiries-fr@e2v.com Asia Pacific e2v Itd 11/F., Onfem Tower, 29 Wyndham Street,Central, Hong Kong Tel: +852 3679 364 8/9 Fax: +852 3583 1084 E-Mail: enquiries-ap@e2v.com #### Germany and Austria e2v gmbh Industriestraße 29 82194 Gröbenzell Germany Tel: +49 (0) 842 410 570 Fax:: +49 (0) 842 284 547 E-Mail: enquiries-de@e2v.com #### Product Contact: e2v Avenue de Rochepleine BP 123 - 38521 Saint-Egrève Cedex France Tel: +33 (0)4 76 58 30 00 Hotline: E-Mail: hotline-bdc@e2v.com Whilst e2v has taken care to ensure the accuracy of the information contained herein it accepts no responsibility for the consequences of any use thereof and also reserves the right to change the specification of goods without notice. e2v accepts no liability beyond that set out in its standard conditions of sale in respect of infringement of third party patents arising from the use of tubes or other devices in accordance with information contained herein.