

# **RCCIPC - Data Sheet**

| Prepared by: | P. Tosi /1ctro log.             | Date: | 08/05/2014 |
|--------------|---------------------------------|-------|------------|
| Verified by: | W. Errico                       |       | 08/05/2014 |
| Approved by: | F. Bigongiari (Project Manager) |       | 08/05/2014 |
|              |                                 |       |            |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



## **Change Document Record**

| Docu  | Document title: RCCIPC - Data Sheet |             |                   |                                                                                                                                |                                                                         |
|-------|-------------------------------------|-------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Issue | Date                                | Total pages | Modified<br>pages | Notes                                                                                                                          |                                                                         |
| 1     | 10/06/2011                          | 36          | All               | First issue of the document                                                                                                    |                                                                         |
|       |                                     |             | All               | Replaced all CCIPC references with RCCIPC in all paragraphs.                                                                   |                                                                         |
|       |                                     |             | 10                | Modified Tab. 4-2: FPGA family files.                                                                                          |                                                                         |
|       |                                     |             |                   | 14                                                                                                                             | In "TPDO AO" table in §5.1.2 replaced RPDO_AO description with TPDO_AO. |
|       |                                     |             | 14                | In "RCCIPC_AO" and "RCCIPC_AO – Total Bytes" tables in §5.1.2 modified Sub-Index upper limit to 254.                           |                                                                         |
|       |                                     |             | 16                | In "Block Size" table in §5.2.3 modified Sub-Index upper limit to 254.                                                         |                                                                         |
|       |                                     |             | 18                | In §6 modified periphery signal names in Fig. 6-1and Tab. 6-1.                                                                 |                                                                         |
| 2     | 21/09/2011                          | 44          | 20                | Added §6.1.3 Node-ID Acquisition and Modification                                                                              |                                                                         |
|       |                                     |             | 24                | In Tab. 7-1 modified BLKIDL , BLKDL, BlkIUL and BlkUL definitions.                                                             |                                                                         |
|       |                                     |             | 26                | Modified ID field in Tab. 7-2.<br>Modified Address value in Tab. 7-3                                                           |                                                                         |
|       |                                     |             | 30                | Modified Default values of Sub-Index 0 and 1 of Index 2003 in Tab. 9-1.                                                        |                                                                         |
|       |                                     |             | 31                | Modified Default values in Tab. 9-3                                                                                            |                                                                         |
|       |                                     |             | 32                | In Tab. 9-5 - IRQ status register, added SDO Dw and UI flags                                                                   |                                                                         |
|       |                                     |             | 34                | Modified TRX IRQ pseudo code box.                                                                                              |                                                                         |
|       |                                     |             | 34                | Removed reference to SYNCH_IRQ management.                                                                                     |                                                                         |
| 3     | 20/07/2012                          | 41          | 38                | Updated §11 - RCCIPC Resource Occupation                                                                                       |                                                                         |
| Ŭ     | 20/01/2012                          |             | 39                | Updated §12 - RCCIPC Timing Characteristics                                                                                    |                                                                         |
|       | 31/10/2012                          | 2 53        | All               | In all document replaced Actel reference with<br>Microsemi.                                                                    |                                                                         |
|       |                                     |             | 9                 | In §4 explained in more details the CANopen features supported by RCCIPC.                                                      |                                                                         |
| 4     |                                     |             | 13                | In §5.1 highlighted that SW requirement refers to the minimum that has been tested                                             |                                                                         |
|       |                                     |             | 14                | In §5.2 added Fig. 5-2 adding more details of SRC files.                                                                       |                                                                         |
|       |                                     |             | 15                | Added §5.2.1 with a detailed description of Libraries directory. A description of RAM model characteristics has been included. |                                                                         |
|       |                                     |             | 16                | Incorporate previous TESTBENCH directory section in §5.2.1.                                                                    |                                                                         |
|       |                                     |             | 16                | Renamed §5.2.2. Added also HurriCANe file list.                                                                                |                                                                         |
|       |                                     |             | 21                | In §6.2 added basic information on FSM implementation.                                                                         |                                                                         |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Document title: RCCIPC - Data Sheet |            |             |                |                                                                                                                                                                         |
|-------------------------------------|------------|-------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Issue                               | Date       | Total pages | Modified pages | Notes                                                                                                                                                                   |
|                                     |            |             | 26             | Added §7.1.4 with a simple description of Reset<br>distribution inside RCCIPC                                                                                           |
|                                     |            |             | 28             | In §8 modified instructions for CCIPC simulations and test execution.                                                                                                   |
|                                     |            |             | 33             | Added §8.3 describing simulation Log file.                                                                                                                              |
|                                     |            |             | 32             | In Tab. 8-1 modified BlkDL parameter and rst_comm function.                                                                                                             |
|                                     |            |             | 34             | Split §8.4 in two paragraphs:<br>8.4.1 - RCCIPC default tests and 8.4.2 - User defined<br>tests.                                                                        |
|                                     |            |             | 38             | §10 has been completely reviewed                                                                                                                                        |
|                                     |            |             | 50             | In §13 replace Segment with Block in Parameter filed<br>of "SDO Download Block" and "SDO Upload Block"<br>tables.                                                       |
|                                     |            |             | 51             | In §14.3 inserted additional information on EDAC feature implemented in RCCIPC                                                                                          |
|                                     |            |             | 9              | In §4.1 added that RCCIPC is a SYNC consumer                                                                                                                            |
|                                     |            |             | 11             | In §4.5.3 substituted Ctoggle with Ntoggle.                                                                                                                             |
|                                     | 04/12/2012 |             | 12             | In §4.7.2 added that SDO has to address subindex 1 to correctly start.                                                                                                  |
|                                     |            | 52          | 21             | In §6.2 removed warning on FSM implementation.                                                                                                                          |
| 5                                   |            |             | 24             | In §7 added information on RCCIPC endianness.                                                                                                                           |
|                                     |            |             | 32             | In Tab. 8-1 added explanation of <i>cflag</i> parameter of <i>BlkDL</i> function.                                                                                       |
|                                     |            |             | 36             | In §9.1.1 removed warning on FSM implementation.                                                                                                                        |
|                                     |            |             | 38             | In §10.1 changed host access type of :<br>- IRQ Mask-clear register;                                                                                                    |
|                                     |            |             | 50             | In §13 modified:<br>- Note about Heartbeat consumer counter reset;<br>- parameters name of SDO Download and Upload<br>Block to match the standard CANopen nomenclature; |
| 6                                   | 08/05/2014 | 53          | 42             | In §10.1 added information on IRQ masking                                                                                                                               |
|                                     | 50,00,2014 |             | 44             | In §10.1 added Tab. 10-2.                                                                                                                                               |
| ļ                                   |            |             |                |                                                                                                                                                                         |
|                                     |            |             |                |                                                                                                                                                                         |
|                                     |            |             |                |                                                                                                                                                                         |
|                                     |            |             |                |                                                                                                                                                                         |



## **Table of Contents**

| 1 | INTR                                               | INTRODUCTION                                                                                                                           |                                  |  |  |  |
|---|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--|--|--|
| 2 | DOC                                                | UMENTS                                                                                                                                 | . 7                              |  |  |  |
|   | 2.1                                                | Reference Documents                                                                                                                    | . 7                              |  |  |  |
| 3 | LIST                                               | OF ACRONYMS AND ABBREVIATIONS                                                                                                          | . 8                              |  |  |  |
| 4 | CAN                                                | OPEN OVERVIEW                                                                                                                          | . 9                              |  |  |  |
|   | 4.1                                                | Communication Model                                                                                                                    | .9                               |  |  |  |
|   | 4.2                                                | Object Dictionary                                                                                                                      | .9                               |  |  |  |
|   | 4.3                                                | Data Type                                                                                                                              | 10                               |  |  |  |
|   | 4.4                                                | Object Type                                                                                                                            | 10                               |  |  |  |
|   | 4.5<br>4.5.1<br>4.5.2<br>4.5.3                     | Network Management Objects<br>Module Control Services<br>Bootup Service<br>Error Control Service and Bus Redundancy                    | 10<br>10<br>11<br>11             |  |  |  |
|   | 4.6                                                | Communication Objects                                                                                                                  | 11                               |  |  |  |
|   | 4.7<br>4. <sup>-</sup><br>4. <sup>-</sup><br>4.7.2 | Process Data Object (PDO)<br>7.1.1 TPDO<br>4.7.1.1.1 Asynchronous<br>7.1.2 RPDO<br>4.7.1.2.1 Asynchronous<br>Service Data Object (SDO) | 11<br>11<br>12<br>12<br>12<br>12 |  |  |  |
| 5 | IP C                                               | ORE DATABASE                                                                                                                           | 13                               |  |  |  |
|   | 5.1                                                | Software Requirement                                                                                                                   | 13                               |  |  |  |
|   | 5.2<br>5.2.1<br>5.2.1<br>5.2.2                     | SRC Directory<br>LIBRARIES Directory<br>TESTBENCH Directory<br>CAN Bus Controller                                                      | 14<br>15<br>16<br>16             |  |  |  |
|   | 5.3                                                | SIM Script Directory                                                                                                                   | 16                               |  |  |  |
|   | 5.4                                                | SYN Script Directory                                                                                                                   | 17                               |  |  |  |
|   | 5.5                                                | FIT Script Directory                                                                                                                   | 18                               |  |  |  |
|   | 5.6                                                | CONFIG File Directory                                                                                                                  | 18                               |  |  |  |
|   | 5.7                                                | CONFIG Tool Directory                                                                                                                  | 18                               |  |  |  |
| 6 | RCC                                                | IPC CONFIGURATION                                                                                                                      | 19                               |  |  |  |
|   | 6.1<br>6.1.1<br>6.1.2                              | RCCIPC Object Dictionary<br>Configurable Parameters<br>Application Objects                                                             | 19<br>19<br>20                   |  |  |  |
|   | 6.2<br>6.2.1                                       | RCCIPC CANOpen Services<br>Receive PDO Service                                                                                         | 21<br>21                         |  |  |  |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



|    | 6.2.2<br>6.2.3                         | Transmit PDO Service                                                                                                                                                                                                                          | 22<br>22                    |
|----|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| 7  | <b>INTE</b><br>7.1.1<br>7.1.2<br>7.1.3 | <b>RFACE</b> IRQ & External Trigger         IRQ & External Trigger       IRQ & External Trigger         CAN Bus Selection       IRQ & ID Acquisition and Modification         Node-ID Acquisition and Modification       IRQ & ID Acquisition | <b>24</b><br>25<br>26<br>26 |
| 8  | SIMU                                   | ILATION ENVIRONMENT                                                                                                                                                                                                                           | <u>20</u><br>28             |
| 8  | 3.1                                    | RCCIPC Core Test-Bench                                                                                                                                                                                                                        | 30                          |
| 8  | 3.2                                    | Input Stimuli Format                                                                                                                                                                                                                          | 31                          |
| 8  | 3.3                                    | Output Test Log File                                                                                                                                                                                                                          | 33                          |
| ξ  | 3.4<br>8.4.1<br>8.4.2                  | Test Procedures Simulation<br>RCCIPC default tests<br>User defined tests                                                                                                                                                                      | 34<br>34<br>35              |
| 9  | SYNT                                   | THESIS AND FITTING SCRIPTS                                                                                                                                                                                                                    | 36                          |
| ç  | 9.1<br>9.1.1<br>9.1.2                  | Microsemi (RT)AX FPGA<br>Synthesis<br>Fitting                                                                                                                                                                                                 | 36<br>36<br>37              |
| 10 | RCC                                    | IPC MEMORY MAPPING                                                                                                                                                                                                                            | 38                          |
|    | 10.1<br>10.1.                          | Configuration & Status Area                                                                                                                                                                                                                   | 38<br>44                    |
|    | 10.2                                   | AOs Addressing                                                                                                                                                                                                                                | 46                          |
| 11 | CON                                    | FIGURATION TOOL                                                                                                                                                                                                                               | 47                          |
|    | 11.1                                   | VHDL Configuration File                                                                                                                                                                                                                       | 47                          |
|    | 11.2                                   | RCCIPC Configuration Tool                                                                                                                                                                                                                     | 48                          |
| 12 | RCC                                    | IPC Resource Occupation                                                                                                                                                                                                                       | 49                          |
| 13 | RCC                                    | IPC Timing Characteristics                                                                                                                                                                                                                    | 50                          |
| 14 | RCC                                    | IPC Portability                                                                                                                                                                                                                               | 51                          |
|    | 14.1                                   | CAN Bus Controller                                                                                                                                                                                                                            | 51                          |
|    | 14.2                                   | FPGA Technology                                                                                                                                                                                                                               | 51                          |
|    | 14.3                                   | Rad-Hard Technique                                                                                                                                                                                                                            | 51                          |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



#### **1 INTRODUCTION**

This document acts as Reduced Can Controller IP Core data sheet and toolset user manual. The Core features and its development environment are here described.

A quick start approach to RCCIPC should pass through the following steps:

- 1) Set-up the RCCIPC database inserting HurriCANe core (see §5.2.2). The IP Core Database is presented in §4 with a detailed description its directories structure and main files
- 2) Run standard configuration tests. The simulation environment set-up is presented in §8.4, with explicit information about the files involved in the simulation process.
- 3) Simulate application specific core instance the explanation how to customise the simulation environment and the compiler tool are provided in §8.
- 4) Synthetize and Fit application specific configuration. Section §9 provide users with basic instructions for synthetizing and fitting of the RCCIPC core instance in the Microsemi RTAX250 technology.

RCCIPC area occupation and operating frequency for different FPGA technologies are reported in §12.

In §13 an estimation of elaboration time of the main CANOpen features is reported.

A brief description of RCCIPC portability is illustrated §14.



### 2 DOCUMENTS

#### 2.1 Reference Documents

[RD 1] CiA Draft Standard 301 Version 4.02 [RD 2] CiA Draft Standard 306 Version 1.3

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet

### 3 LIST OF ACRONYMS AND ABBREVIATIONS

| Abbreviation | Meaning                                                            |  |  |
|--------------|--------------------------------------------------------------------|--|--|
| AHB          | Advanced High-performance Bus                                      |  |  |
| AMBA         | Advanced Microcontroller Bus Architecture                          |  |  |
| AO           | Application Object                                                 |  |  |
| CAN          | Controller Area Network                                            |  |  |
| CAN MST      | CAN Master                                                         |  |  |
| CCIPC        | CANOPEN Controller IP core                                         |  |  |
| CiA          | CAN In Automation                                                  |  |  |
| COB-ID       | Communication Object Identifier                                    |  |  |
| DCF          | Device Configuration File                                          |  |  |
| EDAC         | Error Detection And Correction                                     |  |  |
| EDS          | Electronic Data Sheet                                              |  |  |
| FPGA         | Field Programmable Gate Array                                      |  |  |
| FSM          | Finite State Machine                                               |  |  |
| GUI          | Graphical User Interface                                           |  |  |
| HB           | Heartbeat                                                          |  |  |
| HW           | Hardware                                                           |  |  |
| IRQ          | Interrupt Request                                                  |  |  |
| NMT          | Network Management                                                 |  |  |
| OD           | Object Dictionary                                                  |  |  |
| PDO          | Process Data Object                                                |  |  |
| RAM          | Random Access Memory                                               |  |  |
| RCCIPC       | Reduced CANOPEN Controller IP core                                 |  |  |
| ROM          | Read Only Memory                                                   |  |  |
| RPDO         | Receive PDO                                                        |  |  |
| SDO          | Service Data Object                                                |  |  |
| SW           | Software                                                           |  |  |
| SYNC         | Synchronization Object                                             |  |  |
| TPDO         | Transmit PDO                                                       |  |  |
| U8           | Unsigned 8                                                         |  |  |
| U16          | Unsigned 16                                                        |  |  |
| U32          | Unsigned 32                                                        |  |  |
| UUT          | Unit Under Test                                                    |  |  |
| VHDL         | VHSIC (Very High Speed Integrated Circuit) HW Description Language |  |  |



#### 4 CANOPEN OVERVIEW

In this paragraph, an overview of CANOpen services supported by the Reduced CANOpen Controller IP Core (RCCIPC) core is provided.

The CAN in Automation (CiA) Standard "CANopen Application Layer and Communication Profile" ([RD 1]) is used as reference document for the CANopen standard.

#### 4.1 Communication Model

The RCCIPC is designed to act as:

- SLAVE node in a CANopen network, responding to a master request;
- SERVER node for SDO Download and Upload services;
- PRODUCER and CONSUMER node for PDO and Heartbeat services;
- **CONSUMER** of SYNC message;

#### 4.2 Object Dictionary

The RCCIPC supports the Object Dictionary implementation. A limited set of Object Dictionary entries are supported as shown in next table.

The RCCIPC Object Dictionary foresees a dedicated area (entries starting from index 2000h) that defines RCCIPC specific parameters and two macro areas (Read-Write and Read-Only) that allows user to define its specific Application Objects.

| Index  | Sub-Index        | Entry Name                       |  |
|--------|------------------|----------------------------------|--|
| 1016h  | 0h               | Consumer Heartbeat timer         |  |
|        | 1h               | Master & Consumer Heartbeat time |  |
| 1017h  | 0h               | Producer Heartbeat time          |  |
| SDO Se | erver Paramet    | er                               |  |
|        | 0h               | Server SDO Parameter             |  |
| 1200h  | 1h               | COB-ID client-server             |  |
|        | 2h               | COB-ID server-client             |  |
| RPDO F | Parameter        |                                  |  |
|        | 0h               | RPDO Communication               |  |
| 1400h  | 1h               | COB-ID                           |  |
|        | 2h               | Transmission Type                |  |
| 1600h  | 0h               | RPDO Mapping                     |  |
| 100011 | 1h – 8h          | Mapping Parameter                |  |
| TPDO F | TPDO Parameter   |                                  |  |
|        | 0h               | RPDO Communication               |  |
|        | 1h               | COB-ID                           |  |
| 1000h  | 2h               | Transmission Type                |  |
| 100011 | 3h               | Inhibit Time                     |  |
|        | 4h               | Reserved                         |  |
|        | 5h               | Inhibit Time                     |  |
| 1400h  | 0h               | TPDO Mapping                     |  |
| TAUUII | 1h – 8h          | Mapping Parameter                |  |
| RCCIPO | RCCIPC Parameter |                                  |  |
|        | 0h               |                                  |  |
| 2000h  | 1h               | Bdefault                         |  |
|        | 2h               | Ttoggle                          |  |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Index  | Sub-Index  | Entry Name                       |
|--------|------------|----------------------------------|
|        | 3h         | Ntoggle                          |
|        | 4h         | Ctoggle                          |
| 2001   | 0h         | Filler entry                     |
|        | 0h         |                                  |
| 2002h  | 1h         | ID base                          |
|        | 2h         | ID mask                          |
|        | 0h         |                                  |
|        | 1h         | HurriCANe configuration          |
|        | 2h         | HurriCANe & CCIPC status         |
| 2003h  | 3h         | IRQ status                       |
|        | 4h         | IRQ mask-clear                   |
|        | 5h         | EDAC error                       |
|        | 6h         | TPDO Trig                        |
| Read-W | /rite Area |                                  |
| 6000h  | 0h         |                                  |
|        | 1h         | RPDO AO1                         |
|        | 2h         | RPDO AO2                         |
| 6001h  | 0h         |                                  |
|        | 1h         | TPDO AO1                         |
|        | 2h         | TPDO AO2                         |
| 6002h  | 0h – 254h  | SDO –                            |
| 00020  |            | User Defined Application Objects |

Tab. 4-1: RCCIPC Object Dictionary Layout.

### 4.3 Data Type

The RCCIPC supports the following types to define the data type of each Application Object:

- Unsigned 8 (U8);
- Unsigned 16 (U16);
- Unsigned 32 (U32).

#### 4.4 Object Type

The RCCIPC supports the following Object types to define the type of the Application Objects entry

- Variable (VAR): single value;
- Record: multiple data field object composed by a combination of simple variables;
- **Array**: multiple data field object composed by a combination of simple variable of the same data type.

#### 4.5 Network Management Objects

The RCCIPC works as slave node in Network Manager service. Through this service a master is in charge of managing the status of each slave in the CAN net.

### 4.5.1 Module Control Services

The RCCIPC supports the following services:

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



- Start Remote Node: RCCIPC enters in OPERATIONAL state;
- Stop Remote node: RCCIPC enters in STOP state;
- Enter Pre-Operational: RCCIPC enters in PRE-OPERATIONAL state;
- Reset Node: RCCIPC enters RESET APPLICATION state;
- Reset Communication: RCCIPC enters RESET COMMUNICATION state.

RCCIPC supports a special feature that allows RCCIPC to enter directly in OPERATIONAL state at the end of initialization phase when a dedicated flag is active.

#### 4.5.2 Bootup Service

RCCIPC supports the Boot-up service signaling to the Master that the initialization phase ended.

#### 4.5.3 Error Control Service and Bus Redundancy

The RCCIPC supports the Heartbeat protocol to detect failures in a CAN network. RCCIPC is in charge of receiving and transmitting Heartbeat messages.

When RCCIPC does not receive the Heartbeat message from the Master node it generates an "Heartbeat event".

This event is used by RCCIPC to implement the "Bus Redundancy Management" protocol. Through this protocol RCCIPC is able to control two CAN buses (nominal and redundant). RCCIPC periphery is furnished with a bus selection flag that, in a multiplexing way, allows defining which is the currently CAN active bus.

Two parameters are available to control the redundancy protocol:

- **Ttoggle** counter;
- Ntoggle counter.

The **Ttoggle** counter defines the maximum number of Heartbeat events causing a bus switch. The **Ntoggle** counter defines the maximum number of bus toggling before RCCIPC stops the redundancy process.

#### 4.6 Communication Objects

#### 4.7 Process Data Object (PDO)

The real time data transfer is performed by the "PDO" service. Two kinds of PDO are supported:

- Transmit PDO (TPDO) RCCIPC transmits data;
- Receive PDO (RPDO) RCCIPC receives data.

#### 4.7.1.1 TPDO

The RCCIPC supports only the **Asynchronous** transmission modes for TPDO service associated to a static Application Objects of 8 bytes (*6001h*).

#### 4.7.1.1.1 Asynchronous

The transmission of this type of TPDO is associated to the following trigger:

• Event trigger : external host device issues a TPDO transmission request;

The two timer parameters (*Event Time* and *Inhibit Time*) are not supported.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



#### 4.7.1.2 RPDO

The RCCIPC supports only the **Asynchronous** elaboration modes for RPDO service associated to a static Application Objects of 8 bytes (*6000h*).

#### 4.7.1.2.1 Asynchronous

The CCIPC starts the elaboration of this type of RPDO immediately after its reception.

#### 4.7.2 Service Data Object (SDO)

The SDO service allows a client to access the Object Dictionary of a server node to read (SDO Upload) or write (SDO Download) specific Object Dictionary entries.

The RCCIPC supports only SDO Block service, without CRC feature, associated to a static Application Objects (6002h) that user can configure. The SDO transfer has to address the subindex 1 of entry 6002h to start correctly.

RCCIPC supports the SDO Abort service. It is in charge signalling errors if a SDO protocol error is detected and stopping SDO transfer when an SDO abort is received.



### 5 IP CORE DATABASE

The RCCIPC database tree is described. Fig. 5-1



Fig. 5-1: RCCIPC database tree.

It is composed of the following directories:

- SRC It includes all the VHDL files that constitutes the RCCIPC architecture
- SIM SCRIPT It includes the scripts and file used to compile the RCCIPC core
- SYN SCRIPT It includes files needed to perform the RCCIPC synthesis process
- FIT SCRIPT It includes files needed to perform the RCCIPC fitting process
- **CONFIG FILE** it includes the configuration files needed by the RCCIPC configuration tool
- **CONFIG TOOL** it includes the executable RCCIPC configuration tool

#### 5.1 Software Requirement

The minimum software requirement for Linux kernel and GNU tools versions that has been tested is the following:

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



- Linux Kernel 2.6.27-11-generic
- GNU make 3.81
- ➢ gcc version 4.3.2
- Perl V5.10.0
- > perl-Tk V804.028

All the RCCIPC SW features has been tested using Ubuntu 8.10 (Linux Kernel 2.6.27-11-generic) and Ubuntu 9.10 (Linux Kernel 2.6.31-22-generic).

#### 5.2 SRC Directory

The **SRC** directory contains the source files that fully describe the RCCIPC core in behavioural synthesizable VHDL format, and (into separated subdirectories) the additional files needed to map RCCIPC in specific technologies, to compose its simulation environment, and to house the low level CAN controller core.

The RCCIPC proper VHDL source files are listed in Tab. 5-1:

| Name                              | Description                                                  |  |  |
|-----------------------------------|--------------------------------------------------------------|--|--|
| RCCIPCconf.vhd                    | RCCIPC configuration file                                    |  |  |
| CANopen_pkg.vhd                   | CANopen constant parameters                                  |  |  |
| mem_tech.vhd                      | Definition of memory blocks using specific technology        |  |  |
| EDAC_pack.vhd                     | Definition of EDAC package                                   |  |  |
|                                   |                                                              |  |  |
| RCCIPC.vhd                        | RCCIPC top level                                             |  |  |
| arbiter.vhd                       | Memory arbiter                                               |  |  |
| RCCIPC_interface.vhd              | RCCIPC CAN interface controller                              |  |  |
| ccipc_can.vhd                     | RCCIPC can module. It embodies both RCCIPC_interface and CAN |  |  |
|                                   | controller entities.                                         |  |  |
| NetworkManager.vhd                | Network Manager                                              |  |  |
| event_handler.vhd Event handler   |                                                              |  |  |
| OD_handler.vhd                    | CANopen communication protocol handler                       |  |  |
| RCCIPC_FSM.vhd                    | FSM implementation of the CANopen protocol services          |  |  |
| edac_calc.vhd                     | EDAC module                                                  |  |  |
| adder.vhd                         | Adder module                                                 |  |  |
| reset_sync.vhd                    | Reset synchroniser module                                    |  |  |
| MemRF.vhd Register handler module |                                                              |  |  |
|                                   |                                                              |  |  |
| Makefile                          | VHDL compilation file                                        |  |  |
| Makefile.mem                      | Technology Makefile                                          |  |  |

Tab. 5-1: RCCIPC SRC files.

The RCCIPC architecture composed of:

- CAN interface: composed by the CAN controller (*can\_core*) and its interface manager (*RCCIPC\_interface*);
- **Messages queues**: they store message received (*MsgIn Controller*) and message to be transmitted(*MsgOut Controller*). The queues are implemented using memory devices (*MsgIn Queue*,*MsgOut Queue*);
- **Network Manager**: it is the manager of the Network Management Services, controlling the NMT state and performing the Bus Redundancy management (*Network Manager*);

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



 Object Dictionary Handler: composed by an event scheduler (*event\_handler*) that controls the engine of the RCCIPC (*OD handler*) in order to elaborates the Communication services (RPDO,TPDO,SDO)

• **Memory controller**: it is the module that allows accessing the whole Object Dictionary. The following figure illustrates the dependencies between the modules constituting the RCCIPC.





#### 5.2.1 LIBRARIES Directory

The LIBRARIES subdirectory contains the files used to adapt the RCCIPC to different FPGA families.

| Directory | File Name                       | Description                     |
|-----------|---------------------------------|---------------------------------|
| ACTEL_AX  | ax_ram512x8.vhd (not furnished) | RAM 512x8 bit RAM model         |
| TECH_GEN  | tech_generic.vhd                | RAM 512x8 bit Generic RAM model |

#### Tab. 5-2: RCCIPC FPGA technology files.

Currently the RCCIPC supports only the Microsemi Axcelerator family. Users have to generate the correspondent technology memory file. The following characteristics have to be used to generate a supported memory device:

|              | Axcelerator     |
|--------------|-----------------|
| Name         | ax_ram512x8     |
| Туре         | Single Port RAM |
| Write Width  | 8               |
| Read Width   | 8               |
| Write Depth  | 512             |
| Enable Pin   | Not available   |
| Write Enable | High            |
| Read Enable  | High            |
| Pipeline     | No              |
| Reset        | No              |
| Clock        | Single          |

#### Tab. 5-3: RCCIPC RAM Model characteristics.

The generated file has to be included in the appropriate directory according to the target FPGA family.



### 5.2.1 TESTBENCH Directory

The **TESTBENCH** subdirectory contains the files needed to set up the RCCIPC core simulation environment.

The files needed for simulation are reported in the following table:

| Name                 | Description                                                      |
|----------------------|------------------------------------------------------------------|
| RCCIPC_tb.vhd        | RCCIPC testbench                                                 |
|                      |                                                                  |
| parser.vhd           | Emulator of CAN master and HOST interface                        |
|                      |                                                                  |
| CAN3MB:              | AUCAN3_8051 is an hdl model of CAN Controller interface for 8bit |
| Can.vhd              | microcontroller and it's used to emulate a CAN master node.      |
| Interface.vhd        |                                                                  |
| singleshot_true.vhd  |                                                                  |
| singleshot_false.vhd |                                                                  |

Tab. 5-4: Test bench source files.

#### 5.2.2 CAN Bus Controller

The RCCIPC core has been designed to embody the HurriCANe Core in its version 5.2.4. The source files are not directly included in the RCCIPC database because subjected to different patent restrictions. ESA distributes the HurriCANe 5.2.4 core under its specific license.

To insert the HurriCANe controller in the RCCIPC database, the HurriCANe\_5.2.4 source files have to be simply copied in the **CAN\_CORE** directory.

The list of HurriCANe files is reported below:

- CANCore.vhd;
- CANCoreConfiguration.vhd;
- CANMessageStates.vhd;
- CANRx.vhd;
- CANTx.vhd
- CRCCalc.vhd;
- ErrFrameGen.vhd;
- ErrorCounters.vhd;
- StuffHandler.vhd;
- Synchro.

#### 5.3 SIM Script Directory

The SIM\_SCRIPT directory contains all the files that compose the IP core test procedures and the scripts needed to build new input stimuli for RCCIPC simulation.

| Name                | Description                                                             |
|---------------------|-------------------------------------------------------------------------|
| RCCIPCTestWriter.pl | Perl script to generate stimuli file for the parser module              |
| RCCIPC_test.sh      | Shell script to perform automatically predefined RCCIPC test procedures |

Tab. 5-5: Simulation scripts.

For each test procedure, these files are included:

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



- VHDL constants configuration file (see §11.1 for file content)
- Input stimuli in .in format (see §8.2 for file format)
- Expected results file.

The VRP\_TB sub-directory includes all the test procedures files. and the full list of the RCCIPC test procedure is contained in Tab. 5-6.

| Test Name            | Description                                                    |  |  |
|----------------------|----------------------------------------------------------------|--|--|
| TP5113_boot          | RCCIPC boot-up message test                                    |  |  |
| TP5123_nmt_s1        | RCCIPC NMT state transition test                               |  |  |
| TP5123_nmt_s2        |                                                                |  |  |
| TP5123_nmt_s3        |                                                                |  |  |
| TP5123_nmt_s4        |                                                                |  |  |
| TP5133_NMT_filtering | RCCIPC NMT state transition vs Communication Objects filtering |  |  |
| TP5143_hbt           | Heartbeat transmission test                                    |  |  |
| TP5213_asyncRPDO     | Asynchronous RPDO test                                         |  |  |
| TP5223_syncrx        | Reception of synch message                                     |  |  |
| TP5323_asynchTPDO    | Asynchronous RPDO test                                         |  |  |
| TP5443_DW_block.     | SDO Upload segmented test                                      |  |  |
| TP5453_UL_block.     | SDO Upload segmented test                                      |  |  |
| TP5462_AbortRx       | Reception of SDO abort test                                    |  |  |
| TP5462_ccs           | SDO Error Decoding and Transmission of Abort message test      |  |  |
| TP5462_IndexError    |                                                                |  |  |
| TP5462_SizeError     |                                                                |  |  |
| TP5462_blksize_err   |                                                                |  |  |
| TP5462_seq_err       |                                                                |  |  |
| TP5513_hbc_tce       | Heartbeat reception and Ttoggle expiration test                |  |  |
| TP5523_Ctoggle       | Ctoggle expiration and Bus switch test                         |  |  |
| TP5613_parallel#1    | RCCIPC handling of different task simultaneously test          |  |  |
| TP5623_parallel#2    |                                                                |  |  |

#### Tab. 5-6: RCCIPC test list.

The ADDON\_TB sub-directory includes a set of additional tests that are performed to cover more CANopen protocol aspects.

The instructions to run all test procedures are provided in §8.4.

#### 5.4 SYN Script Directory

The SYN\_SCRIPT houses the files needed to synthetize the RCCIPC for RTAX technology. Two types of script files are included:

- The project (.prj) files holds the reference to all the VHDL source files and includes the technology specific settings.
- The constraint (.sdc) files keeps the system clock and peripheral timing constraints for the RCCIPC design.

The section §9 provides the user with a basic procedure for the core synthesis with Synplify Synthesizer Tool.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### 5.5 FIT Script Directory

FIT SCRIPT directory includes the project targeted to RTAX-250 FPGA target device. The basic instructions to build a fitting project are included in §9.

### 5.6 CONFIG File Directory

The directory contains the VHDL configuration file produced by the Configuration tool. All the VHDL files needed to perform the test listed in Tab. 5-6 are available in VRP\_CF sub-directory.

### 5.7 CONFIG Tool Directory

The directory contains the executable file of the RCCIPC Configuration tool (a Perl-Tk script) whose description is reported in §11.



### 6 RCCIPC CONFIGURATION

The RCCIPC is a reduced version of the CCIPC core designed to furnish a limited set of CANopen services using a pre-defined Object-Dictionary configuration.

### 6.1 RCCIPC Object Dictionary

The OD configuration is reported in Tab. 6-1. In the last column is reported the Hardware implementation of each entry:

- Not available means that no HW logic is used to allow user to read or write the value because it has a pre-defined value
- Available means that HW logic is used to allow user to read or write the value

| Index      | Entry Name                             | Hardware implementation                 |
|------------|----------------------------------------|-----------------------------------------|
| 1000h      | Device Type                            | Not available                           |
| 1001h      | Error register                         | Not available                           |
| 1005h      | COB-ID synch                           | Not available                           |
| 1007h      | Synchronous Window length              | Not available                           |
| 1016h      | Heartbeat consumer time                | Not available                           |
| 1017h      | Producer Heartbeat time                | Not available                           |
| 1018h      | Identity object                        | Not available                           |
| 1200h      | Server SDO                             | Not available (*)                       |
| 1400h      | RPDO Communication Parameter           | Not available (*)                       |
| 1600h      | RPDO Mapping Parameter                 | Not available                           |
| 1800h      | TPDO Communication Parameter           | Not available (*)                       |
| 1A00h      | TPDO Mapping Parameter                 | Not available                           |
| 2000h      | Redundancy Management                  | Available in Read-only mode             |
| 2002h      | Node parameters                        | Available in Read-only mode             |
| 2003h      | RCCIPC status & configuration          | Available                               |
| 6000h      | RPDO Application Objects               | Available                               |
| 6001h      | TPDO Application Objects               | Available                               |
| 6002h      | SDO Application Objects                | Available                               |
| (*) The va | alue of the parameters of these entrie | s depends on NodeID assigned to RCCIPC. |
| The Node   | ID is sampled after Reset phase using  | g a dedicated interface pins.           |

Tab. 6-1: RCCIPC OD structure.

#### 6.1.1 Configurable Parameters

A VHDL file (**RCCIPCconf.vhd**) is used to define the RCCIPC configuration, through a set of VHDL constant. The relationship between OD entry and configurable mapping parameter is reported in Tab. 6-2.

| Index | Entry Name              | Configurable Constant                 |
|-------|-------------------------|---------------------------------------|
| 1016h | Heartbeat consumer time | CONS_HB                               |
| 1017h | Producer Heartbeat time | PROD_HB                               |
| 2002h | Node parameters         | NODEID (used during simulation phase) |
|       | Redundancy Management   | T_TOGGLE                              |
| 2000h |                         | N_TOGGLE                              |
|       |                         | B_DEF                                 |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Index | Entry Name                    | Configurable Constant                                                 |
|-------|-------------------------------|-----------------------------------------------------------------------|
| 2003h | RCCIPC status & configuration | RSJ_VAL<br>PS1_VAL<br>PS2_VAL<br>BPR_VAL<br>AUTO_OPER<br>EDAC_REG_VAL |

Tab. 6-2: Configurable parameters vs OD entry.

The explanation on its parameter is here reported:

NODEID - This field allows defining the RCCIPC Node ID. This value is used only for simulation scope. During normal operation, the NodeID is defined using dedicated input port pins;
 RSJ\_VAL, PS1\_VAL, PS2\_VAL and BPR\_VAL - These constants have to be set to obtain the desired Bit-Rate according to system frequency value. RCCIPC supports a working frequency in the range from 10MHz to 16 MHz. The supported Bit-Rate are

- 1 Mbps
- 500 Kbps
- 250 Kbps
- 125 Kbps

• **CONS\_HB** - It allows specifying the expected Heartbeat cycle time, expressed with millisecond granularity and the COB-ID of Master node.

• **PROD\_HB** – It allows specifying the cycle time of the heartbeat object, expressed with millisecond granularity.

- T\_TOGGLE It defines the number of Heartbeat event that can occur before Bus switching;
- **N\_TOGGLE** It defines the maximum number of bus switching.
- **B\_DEF** It defines the Default Bus
- **AUTO\_OPER** It defines if RCCIPC enters automatically ('1') or not('0') in Operational State after initialization phase;
- EDAC\_REG\_VAL It defines the value of the EDAC error register.

#### 6.1.2 Application Objects

RCCIPC OD layout foresees only 3 Application Objects which have the following structure:

| RPDO AO |           |                     |       |
|---------|-----------|---------------------|-------|
| Index   | Sub-Index | Description         | Value |
|         | 0         | sub-index supported | 2     |
| 0x6000  | 1         | RPDO_AO1            | U32   |
|         | 2         | RPDO_AO2            | U32   |

| TPDO AO |           |                     |       |
|---------|-----------|---------------------|-------|
| Index   | Sub-Index | Description         | Value |
|         | 0         | sub-index supported | 2     |
| 0x6001  | 1         | TPDO_AO1            | U32   |
|         | 2         | TPDO_AO2            | U32   |

| RCCIPC_AO |           |                     |            |
|-----------|-----------|---------------------|------------|
| Index     | Sub-Index | Description         | Value      |
| 0,46000   | 0         | sub-index supported | 255        |
| 0x6002    | 1-254     | AO_n                | U8-U16-U32 |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



The RPDO\_AO and TPDO\_AO entries are composed of 2 sub-indexes of U32 and are used to store the data values elaborated during RPDO and TPDO transfers respectively.

The RCCIP\_AO entry represents a single buffer used during SDO transfers. It supports only 32, 64, 128 and 254 sub-indexes, defined as U8,U16 or U32.

| RCCIPC_AO - Total Bytes |     |     |      |
|-------------------------|-----|-----|------|
| Sub-Index len           | U8  | U16 | U32  |
| 32                      | 32  | 64  | 128  |
| 64                      | 64  | 128 | 256  |
| 128                     | 128 | 256 | 512  |
| 254                     | 254 | 508 | 1016 |

### 6.2 RCCIPC CANOpen Services

The RCCIPC is in charge of supporting the following CANOpen services:

- NMT state transitions;
- Synch consumer;
- Heartbeat receiver and producer;
- SDO block;
- Asynchronous RPDO and TPDO ;
- Redundancy manager

The implementation of the RPDO, TPDO and SDO services is performed by the specific Finite State Machine module (*RCCIPC\_FSM.vhd*) available in the **SRC** directory.

- The FSM executes the following "macro" operations:
  - Object Dictionary Initialisation;
  - RPDO elaboration;
  - TPDO elaboration;
  - SDO elaboration.

The FSM is implemented exploiting only combinational logic and it works as "big multiplexers" returning the execution code according to the input address. Each "macro" operation is implemented as a sequence of Logic, Arithmetic and Memory operations for:

- Registers loading with constants
- Operands moving among different registers
- Arithmetic operations
- Logic compare and bit check
- Read/write memory operations

In the next paragraphs, how RCCIPC manages the RPDO, TPDO and SDO services is explained.

#### 6.2.1 Receive PDO Service

The RCCIPC supports only a single asynchronous RPDO service with a static structure to define the Communication and Mapping parameters.

| RPDO Communication parameters |           |                     |               |
|-------------------------------|-----------|---------------------|---------------|
| Index                         | Sub-Index | Description         | Value         |
|                               | 0         | sub-index supported | 2             |
| 0x1400                        | 1         | COB-ID              | 200h + NODEID |
|                               | 2         | Transmission type   | 255h          |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

| RPDO Mapping parameters |           |                                   |                                 |
|-------------------------|-----------|-----------------------------------|---------------------------------|
| Index                   | Sub-Index | Description                       | Value (index – sub-index - type |
|                         | 0         | sub-index supported               | 2                               |
| 0x1600                  | 1         | 1 <sup>st</sup> Mapping parameter | 6000h - 01h – 20h               |
|                         | 2         | 2 <sup>nd</sup> Mapping parameter | 6000h - 02h – 20h               |

Incoming RPDO is accepted only if it addresses to 1<sup>st</sup> RPDO (COB-ID=200h + NODEID) and it has a length of 8 byte, otherwise it is filtered out by CAN interface.

The RPDO mapping parameters are static and the elaboration of the RPDO changes the content of Application Objects mapped at Index 6000h.

### 6.2.2 Transmit PDO Service

The RCCIPC supports only a single asynchronous event driven TPDO service with a static structure to define the Communication and Mapping parameters.

| TPDO Communication Parameters |           |                     |                    |
|-------------------------------|-----------|---------------------|--------------------|
| Index                         | Sub-Index | Description         | Value              |
|                               | 0         | sub-index supported | 2                  |
| 0x1600                        | 1         | COB-ID              | 180h + NODEID      |
|                               | 2         | Transmission type   | 255h               |
|                               | 3         | Inhibit Time        | Oh (not supported) |
|                               | 4         | Reserved            | Oh                 |
|                               | 5         | Event timer         | Oh (not supported) |

| TPDO Mapping Parameters |           |                                   |                                 |  |  |  |  |
|-------------------------|-----------|-----------------------------------|---------------------------------|--|--|--|--|
| Index                   | Sub-Index | Description                       | Value (index – sub-index - type |  |  |  |  |
| 0x1800                  | 0         | sub-index supported               | 2                               |  |  |  |  |
|                         | 1         | 1 <sup>st</sup> Mapping parameter | 6001h - 01h – 20h               |  |  |  |  |
|                         | 2         | 2 <sup>nd</sup> Mapping parameter | 6001h - 02h – 20h               |  |  |  |  |

Only 1<sup>st</sup> TPDO (COB-ID=180h + NODEID) is defined for RCCIPC device. The transmission of TPDO starts using the external trigger interface.

The TPDO mapping parameters are static and the content of Application Objects mapped at Index 6001h is transferred during TPDO elaboration.

#### 6.2.3 SDO Service

RCCIPC is a SDO server and it supports only Block SDO transfer (Download and Upload) to access a single OD entry, mapped at Index 6002h.

When an SDO Initiate request is received, the RCCIPC checks the multiplexor field.

SDO transfer starts if Index field is equal to 6002h and sub-index is equal to 1h, otherwise SDO abort reply is transmitted.

The SDO service continues until entire entry is completely transferred. RCCIPC is in charge of decoding size error, sequence error and block size error.

In the next table the expected block size for each Buffer configuration is reported in table below:

| Block Size    |    |     |     |
|---------------|----|-----|-----|
| Sub-Index len | U8 | U16 | U32 |
| 32            | 5  | 10  | 19  |
| 64            | 10 | 19  | 37  |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



| Block Size                                                  |    |     |               |  |  |  |  |  |
|-------------------------------------------------------------|----|-----|---------------|--|--|--|--|--|
| Sub-Index len                                               | U8 | U16 | U32           |  |  |  |  |  |
| 128                                                         | 19 | 37  | 74            |  |  |  |  |  |
| 254                                                         | 37 | 73  | 146 (127,19)* |  |  |  |  |  |
| * The Buffer has to be transferred in two steps because the |    |     |               |  |  |  |  |  |
| segment number exceed the upper limit of 127                |    |     |               |  |  |  |  |  |

The RCCIPC is in charge of decoding the error reported in Tab. 6-3 but it replies using the General Error Abort code (08000000h)

| RCCIPC Error Decoding                                                |  |  |  |  |
|----------------------------------------------------------------------|--|--|--|--|
| Client Server command specifier not valid or unknown                 |  |  |  |  |
| Data type does not match, length of service parameter does not match |  |  |  |  |
| Subindex does not exist                                              |  |  |  |  |
| Invalid Block size                                                   |  |  |  |  |
| Invalid Sequence number                                              |  |  |  |  |
| General Error                                                        |  |  |  |  |

Tab. 6-3: RCCIPC- Error Decoding.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### 7 INTERFACE

This section is assigned to contain the final detailed description of the RCCIPC interface.



Fig. 7-1: CANOpen slave node.

A simple description of each signal is reported in Tab. 7-1.

| Signals      | Dir    | Description                                  |
|--------------|--------|----------------------------------------------|
| Clk          | In     | System clock                                 |
| Rst_n        | In     | System reset                                 |
|              |        |                                              |
| Nodeld[6:0]  | In     | RCCIPC Node ID                               |
|              |        |                                              |
| BusSel       | Out    | Can Bus selection                            |
| CanTx        | Out    | Can tx line                                  |
| CanRx        | In     | Can rx line                                  |
|              |        |                                              |
| HOSI_A[12:0] | In     | Address Bus                                  |
| HOSI_WR      | In     | Data write or read(neg) command              |
| HOSI_REQ     | In     | Bus ownership request                        |
| HOSI_Q[31:0] | In-Out | Data Read Bus                                |
| HOSI_OEn     | In     | Output Enable. Q contains data read when     |
|              |        | OEn is low.                                  |
| HOSI_GNT     | Out    | Bus ownership grant                          |
| HOSI_READY   | Out    | Operation done flag                          |
|              |        |                                              |
| IRQ[1:0]     | Out    | Interrupt lines. It includes IRQ error lines |
| Synch_rx     | Out    | Strobe to signal synch message reception     |
| Bus_switch   | Out    | Strobe to signal CAN bus switch condition    |

Tab. 7-1: RCCIPC periphery.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

| $\sim$ |                     | Doc.: CAS-RCCIPC-DTS-0001 |
|--------|---------------------|---------------------------|
|        | PCCIPC - Data Shoot | Issue: 6                  |
| SIIAEL | RCCIFC - Data Sheet | Date: 08/05/2014          |
|        |                     | Page: 25 of 53            |

The following Fig. 7-2 and Fig. 7-3 figures show the timing of the RCCIPC arbiter interface signals during read and write operations. The interface timing charts are here described to allow users to correctly interface with the RCCIPC periphery (HOSI prefix has been omitted for readability).

On the RCCIPC interface all the operations are word oriented in order to assure the correct management of the EDAC protection mechanism (1 EDAC byte every 4 data bytes).

The RCCIPC works in Little Endian mode: the least significant address contains the least significant byte of a word and the most significant address contains the most significant byte of the word.







Fig. 7-3: Single write.

Memory operation starts when Host device set REQ signal high. The WR signal is used to identify which operation has to be performed: '1' for write access, '0' for read access.

GNT signal high determines when the bus is granted. Afterwards data passing takes place only when READY signal is high. During read access it signals that data are stable on Q bus, while during write operation it signals that D bus has correctly sampled.

#### 7.1.1 IRQ & External Trigger

The RCCIPC interface is able to handle three IRQ lines:

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



- IRQ[0]: Transfer IRQ (TRX\_IRQ)
- IRQ[1]: Error IRQ (ERR\_IRQ)

The TRX\_IRQ is used to signal the following conditions:

- reception of Initiate SDO transfer;
- successful elaboration of an SDO transfer;
- successful elaboration of asynchronous T/R PDO;
- NMT state transition

The ERR\_IRQ line is used to inform the Host that an error has been detected. These signals have to be cleared by user through dedicated registers described in §10.1.

Two additional lines have been used to inform the Host on reception of the Synch message and when a bus switch event occurs. These bits are active for a single clock cycle.

### 7.1.2 CAN Bus Selection

The RCCIPC manages the redundancy algorithm and bus multiplexing, that is RCCIPC implements a single CAN controller capable to handle two physical busses.

The **BusSel** output signal select which of the two CAN busses is logically connected to the core according to the Redundancy algorithm.

Since the BusSel output signal is stable to '0' or to '1' according to the active bus selected by the redundancy manager, it can be used as control signal for the multiplexer which "selects" the active CAN transceiver.

#### 7.1.3 Node-ID Acquisition and Modification

The RCCIPC acquires information on base Node-ID using a dedicated external signals (NodeID in Tab. 7-1) in the first eight clock cycles after the reset phase.

In Fig. 7-4 the behaviour of this interface is explained.



Fig. 7-4: Acquisition of Node-ID information.

FPGA samples Node-ID between the 7<sup>th</sup> and 9<sup>th</sup> clock cycle after reset. Then user can re-assign corresponding pins to different custom functions without affecting the RCCIPC functionalities.

RCCIPC utilizes this information to perform filtering function of the incoming CANopen messages and to correctly set the COB-ID of message to be sent. In this way, the Node-ID can be modified without requiring a new FPGA programming, but only a reset procedure in order to allow RCCIPC to re-sample the new Node information.

#### 7.1.4 Reset Distribution

The RCCIPC is provided of an active-low asynchronous Power-On Reset (*rst\_n*). This reset allows initialize all the sequential logic available in the RCCIPC in an asynchronous way.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

| $\sim$ |                     | Doc.: CAS-RCCIPC-DTS-0001 |
|--------|---------------------|---------------------------|
|        | PCCIPC - Data Shoot | Issue: 6                  |
| SIIAEL | RCCIFC - Data Sheet | Date: 08/05/2014          |
|        |                     | Page: 27 of 53            |

Together with this global reset, the RCCIPC has three additional signals that act as asynchronous reset to re-establish the default values of RCCIPC internal registers. These signals are associated to following conditions:

- Bus switch: the whole RCCIPC core is reset, including the CAN core;
- **Reset Application**: the registers defined in the Application Objects area are reset;
- Reset Communication: the registers defined in the Communication Objects area are reset.

To act as asynchronous resets these three signals are combined with the power-on reset and synchronized using a dedicated circuit whose structure is reported in Fig. 7-5



Fig. 7-5: Reset synchronizer.

Due to their critical functions, the user has to verify that no timing violations on these reset signals has been arisen after the Place and Route process.

A static timing analysis has to be performed on the output signals of the second Flip-Flip of the synchronizer circuit. Here below the paths that has to be verified:

- **Bus Switch** : /SW\_RST/rst\_n/Q[0];
- **Reset Application** : /AO\_RST/rst\_n/Q[0];
- **Reset Communication**: /COM\_RST/rst\_n/Q[0]



#### 8 SIMULATION ENVIRONMENT

This section gives the instructions to set-up and run simulation of the RCCIPC core. The simulation setup procedure is based on the "make" tool and all the tools specific commands are included in the "Makefile" script.

Compilation/analysis and elaboration command for the VHDL files are defined as the VHDL\_Com/Elab Variables:

- \$(VHDL\_Com) VHDL compilation command
  - \$(VHDL\_Elab) Elaboration command

W = worklib

.

```
# - VHDL compilation command
VHDL_Comp = ncvhdl -V93 -WORK
# - elaboration command
VHDL_Elab = ncelab -ACCESS +rw
```

The \$(W) variable indicates the output directory for compiled files and tags.

The "setup" command section is assigned to build the tool specific Set-up environment. The following box shows the example of the *Cadence NCsim* simulator, which requires the cds.lib, hdl.var to link "worklib"" and "standard" libraries.

```
setup:
    mkdir ./worklib
    mkdir ./axcelerator
    echo `DEFINE worklib ./worklib' > cds.lib
    echo `DEFINE ieee $(CDS_ROOT)/tools/inca/files/IEEE' >> cds.lib
    echo `DEFINE std $(CDS_ROOT)/tools/inca/files/STD' >> cds.lib
    echo `DEFINE synopsys $(CDS_ROOT)/tools/inca/files/SYNOPSYS' >> cds.lib
    echo `DEFINE LIB_MAP (.=> worklib, + => worklib )' > hdl.var
    echo `DEFINE WORK worklib' >> hdl.var
    echo ``timescale lns/l0ps' >> time.v
```

Relationships between the design sub-module is explicitly indicated in the dependency section of the Makefile. For example the notation of the following Box indicates that test-bench VHDL entity RCCIPC\_tb (Top of simulation hierarchy) depends on the RCCIPC.vhdl and parser.vhd. Module that have to be analysed before it.

```
$(W)/RCCIPC_tb.vhmdl : \
   $(W)/RCCIPC.vhmdl \
   $(W)/parser.vhmdl
```

When a new design is developed on the RCCIPC core these Makefile lines have to be edited to insert the new custom hierarchy.

A specific file (*Makefile.mem*) is included in the Makefile and called during the compilation process defining which technology model has to be applied for RCCIPC simulation.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



```
M0 = RCCIPC_DB/SRC
M1 = $(M0)/LIBRARIES
M2 = $(M1)/TECH_GEN
MPATH = .:$(M0):$(M1):$(M2)
$(W)/mem_tech.vhmdl : \
    $(W)/CCIPCconf.vhmdl \
    $(W)/tech_generic.vhmdl
```

This Makefile includes only the instruction to compile the Generic technology model. User has to add all the files and their dependencies needed to compile and simulate with the specific technology.

#### NCSIM tool example

The simple steps to set-up a new simulation directory and start simulating RCCIPC with the Cadence Ncsim tool are explained in this example.

Start creating the new (YourSIM) simulation directory:

```
>mkdir YourSIM
>cd YourSIM
```

Create a symbolic link to the main directory of CCIPC DataBase directory with CCIPC\_DB name:

ln -s /YourPath/RCCIPC\_DB RCCIPC\_DB

Create a symbolic link to the to the Makefile included in the SRC directory:

```
>ln -s RCCIPC_DB/SRC/Makefile .
>ln -s RCCIPC_DB/SRC/Makefile.mem
```

Set-up the simulator path in the \$CDS\_ROOT environment variable

>setenv CDS\_ROOT YOUR\_SIMULATOR\_PATH

Launch the set-up command

> make setup

Create the following simulation auxiliary file:

> touch stimuli.txt

Now, launch the make command to generate simulation file:

> make

After process elaboration, to simulate the system launch the following command:

> ncsim RCCIPC\_tb:A -gui &

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



#### Other tools

If another tool is utilised, the \$(VHDL\_Comp), and \$(CHDL\_Elab) variables and the tool Set-up section have to be modified inserting the specific tool commands before proceeding with the compilation process.

### 8.1 RCCIPC Core Test-Bench

The RCCIPC core test-bench that has been used to test the CANopen functionalities supported by the RCCIPC slave node is presented in Fig. 8-1.



Fig. 8-1: RCCIPC test-bench.

The test-bench module (called RCCIPC\_tb) consists of:

- Parser module: it traduces input stream from Stimuli file in specific requests on CAN MST or UUT Memory interface emulating the external device. It controls CAN MST and emulates host device in the simulation test
- CAN MST: it implements a CAN controller module based on micro-controller interface that allows exchanging CAN data frame with the UUT. This module works with an input frequency of 16MHz and with 1Mbps of CAN bit rate
- **UUT:** it is the Unit under test and it implements the RCCIPC slave node.

The files used during the test procedure are:

- **Stimuli**: it contains the test instruction used to drive the CAN-MST interface and also to perform access on AOs module emulating the behaviour of a generic external device interface
- **Test Log**: this task logs any transition on UUT interface.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### 8.2 Input Stimuli Format

The input stimuli for the CANOpen testbench are built as sequence of CAN messages and memory accesses on its host interface. Both of them are written in the .in test files using the intuitive format described below in Tab. 8-1.

| Function                | Description                                                         |  |  |  |  |  |
|-------------------------|---------------------------------------------------------------------|--|--|--|--|--|
| can read_msg            | CAN master read message received (*)                                |  |  |  |  |  |
| can clear_irq           | CAN master clear message received IRQ (**)                          |  |  |  |  |  |
| can set_irq             | CAN master enable message received IRQ (***)                        |  |  |  |  |  |
| start_node \$NodeID     | CAN Master send a "Enter Operational state" request to \$NodeID     |  |  |  |  |  |
| stop_node \$NodeID      | CAN Master send a "Stop Node" request to \$NodeID                   |  |  |  |  |  |
| rst_comm \$NodeID       | CAN Master send a "Reset Communication" request to \$NodelD         |  |  |  |  |  |
| rst_node \$NodeID       | CAN Master send a "Reset Application" request to \$NodeID           |  |  |  |  |  |
| enter_preop \$NodeID    | CAN Master send a "Enter Pre-Operational state" request to \$NodeID |  |  |  |  |  |
| Heartbeat \$NodeID      | CAN master send an Heartbeat message.                               |  |  |  |  |  |
|                         | \$NodeID = Master Node ID                                           |  |  |  |  |  |
| synch                   | CAN Master send synch object                                        |  |  |  |  |  |
| rpdo \$COBID \$DATA     | CAN Master send RPDO message                                        |  |  |  |  |  |
|                         | \$COB-ID – RPDO COB-ID                                              |  |  |  |  |  |
|                         | \$DATA – RPDO data [max 8 byte]                                     |  |  |  |  |  |
| sdo \$ID \$TYPE \$OPT   | CAN Master sends SDO request:                                       |  |  |  |  |  |
|                         | \$ID – ID of SDO client                                             |  |  |  |  |  |
|                         | \$TYPE – SDO type:                                                  |  |  |  |  |  |
|                         | <ul> <li>BlkIDL \$Index \$subIndex \$size</li> </ul>                |  |  |  |  |  |
|                         | <ul> <li>\$Index – Pointed index</li> </ul>                         |  |  |  |  |  |
|                         | <ul> <li>\$subIndex – pointed sub-index</li> </ul>                  |  |  |  |  |  |
|                         | <ul> <li>\$size –Block download size</li> </ul>                     |  |  |  |  |  |
|                         | BlkDL \$cflag \$byte_num                                            |  |  |  |  |  |
|                         | <ul> <li>\$cflag – status of completed bit</li> </ul>               |  |  |  |  |  |
|                         | <ul> <li>\$byte_num – number of bytes to download</li> </ul>        |  |  |  |  |  |
|                         | BlkEndDW                                                            |  |  |  |  |  |
|                         | <ul> <li>BlkIUL \$Index \$subIndex \$Blksize</li> </ul>             |  |  |  |  |  |
|                         | <ul> <li>\$Index – Pointed index</li> </ul>                         |  |  |  |  |  |
|                         | <ul> <li>\$subIndex – pointed sub-index</li> </ul>                  |  |  |  |  |  |
|                         | <ul> <li>\$Blksize – Block size</li> </ul>                          |  |  |  |  |  |
|                         | <ul> <li>BlkUL \$ackseq \$Blksize</li> </ul>                        |  |  |  |  |  |
|                         | <ul> <li>\$ackseq – Sequence number of last segment rx</li> </ul>   |  |  |  |  |  |
|                         | <ul> <li>\$Blksize – Next Block size</li> </ul>                     |  |  |  |  |  |
|                         | EndBlkUL                                                            |  |  |  |  |  |
|                         | <ul> <li>Abort \$Index \$subIndex \$abort_code</li> </ul>           |  |  |  |  |  |
|                         | <ul> <li>\$Index – Pointed index</li> </ul>                         |  |  |  |  |  |
|                         | <ul> <li>\$subIndex – pointed sub-index</li> </ul>                  |  |  |  |  |  |
|                         | <ul> <li>\$abort_code – transmitted abort code</li> </ul>           |  |  |  |  |  |
|                         |                                                                     |  |  |  |  |  |
| Waitsegm \$num_seg      | CAN master wait for \$num_seq RCCIPC SDO messages during the        |  |  |  |  |  |
|                         | SDO block upload service                                            |  |  |  |  |  |
| Fillbuf \$ADDRESS \$len | Host device fills \$len consecutive SRAM locations with static data |  |  |  |  |  |
|                         | starting from \$Address                                             |  |  |  |  |  |
| Trig \$TPDO_NUM         | Host Device requests the transmission of the \$TPDO_NUM TPDO.       |  |  |  |  |  |
| Waitirg \$IRQ TYPE      | Wait for a specific IRQ.                                            |  |  |  |  |  |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet

| $\bigcirc$ |  |
|------------|--|
|            |  |
|            |  |

**RCCIPC - Data Sheet** 

Doc.: CAS-RCCIPC-DTS-0001 Issue: 6 Date: 08/05/2014 Page: 32 of 53

| Function                   | Description                                                                  |  |  |  |  |  |
|----------------------------|------------------------------------------------------------------------------|--|--|--|--|--|
|                            | \$IRQ_TYPE:                                                                  |  |  |  |  |  |
|                            | <ul> <li>Canmsg – CAN master waits rx message IRQ</li> </ul>                 |  |  |  |  |  |
|                            | <ul> <li>Error – Host device waits RCCIPC error IRQ</li> </ul>               |  |  |  |  |  |
|                            | <ul> <li>Pdo – Host device waits the end of PDO processing</li> </ul>        |  |  |  |  |  |
|                            | <ul> <li>Sdo – Host device waits the end of SDO processing</li> </ul>        |  |  |  |  |  |
|                            | <ul> <li>Synch_rx – Host device waits synch object reception flag</li> </ul> |  |  |  |  |  |
|                            | <ul> <li>Bus_switch – Host device waits bus switch flag</li> </ul>           |  |  |  |  |  |
| Dev read \$Address \$len   | Host device reads \$len word starting from \$Address                         |  |  |  |  |  |
| Dev write \$Address \$data | Host device write data word at specific \$Address                            |  |  |  |  |  |
| Waitus \$time              | Parser module waits for \$time us before reading next instruction            |  |  |  |  |  |

Tab. 8-1: Stimuli instruction definition.

(\*) The **read\_msg** function returns ID, Data and length of CAN message received. and it is composed of the following command:

| READ | CAN | 00000020: read RX_ARB_0 register  |
|------|-----|-----------------------------------|
| READ | CAN | 00000021: read RX_ARB_1 register  |
| READ | CAN | 00000022: read RX_ARB_2 register  |
| READ | CAN | 00000023: read RX_ARB_3 register  |
| READ | CAN | 00000024: read RX_MSG_0 register  |
| READ | CAN | 00000025: read RX_MSG_1 register  |
| READ | CAN | 00000026: read RX_MSG_2 register  |
| READ | CAN | 00000027: read RX_MSG_3 register  |
| READ | CAN | 00000028: read RX_MSG_4 register  |
| READ | CAN | 00000029: read RX_MSG_5 register  |
| READ | CAN | 0000002A: read RX_MSG_6 register  |
| READ | CAN | 000002B: read RX_MSG_7 register   |
| READ | CAN | 0000002C: read RX_STATUS register |

The table below explains functions of the CAN MST receiver interface registers:

| Name      | Address(Hex) | Function[7:0]                 |                               |       |                      |          |          |       |       |
|-----------|--------------|-------------------------------|-------------------------------|-------|----------------------|----------|----------|-------|-------|
| RX_ARB_0  | 0000020      | ID[10]                        | ID[9]                         | ID[8] | ID[7]                | ID[6]    | ID[5]    | ID[4] | ID[3] |
| RX_ARB_1  | 0000021      | ID[2]                         | ID[1]                         | ID[0] |                      | not u    | used="00 | 000"  |       |
| RX_ARB_2  | 0000022      |                               |                               |       | not                  | used     |          |       |       |
| RX_ARB_3  | 0000023      |                               |                               |       | not                  | used     |          |       |       |
| RX_MSG_0  | 0000024      |                               |                               |       | 1 <sup>st</sup> Byte | received |          |       |       |
| RX_MSG_1  | 0000025      |                               | 2 <sup>nd</sup> Byte received |       |                      |          |          |       |       |
| RX_MSG_2  | 0000026      |                               | 3 <sup>rd</sup> Byte received |       |                      |          |          |       |       |
| RX_MSG_3  | 0000027      |                               | 4 <sup>th</sup> Byte received |       |                      |          |          |       |       |
| RX_MSG_4  | 0000028      |                               | 5 <sup>th</sup> Byte received |       |                      |          |          |       |       |
| RX_MSG_5  | 0000029      |                               | 6 <sup>th</sup> Byte received |       |                      |          |          |       |       |
| RX_MSG_6  | 0000002A     | 7 <sup>th</sup> Byte received |                               |       |                      |          |          |       |       |
| RX_MSG_7  | 000002B      | 8 <sup>th</sup> Byte received |                               |       |                      |          |          |       |       |
| RX_STATUS | 0000002C     | not used RX_len               |                               |       |                      |          |          |       |       |

Tab. 8-2: CAN MST registers of Receiver interface.

(\*\*) The **clear\_irq** function allows clearing CAN message IRQ and it performs the following command:



WRITE CAN 0000003 A0: write SETUP\_3 register

where SETUP\_3 register is defined below:

| Name    | Address(Hex) |         | Function[7:0] |          |  |       |     |  |
|---------|--------------|---------|---------------|----------|--|-------|-----|--|
| SETUP_3 | 0000003      | RxClear | Rst           | IRQclear |  | TxReq | RSJ |  |

(\*\*\*) The **can\_set** irq function allows enabling CAN IRQ on message reception and it performs the following command:

WRITE CAN 00000000 42: write SETUP\_0 register

where SETUP\_0 register is defined below:

| Name    | Address(Hex) |     | Function[7:0] |  |  |  |        |  |  |
|---------|--------------|-----|---------------|--|--|--|--------|--|--|
| SETUP_0 | 0000000      | BPR |               |  |  |  | RX-irq |  |  |

Tab. 8-3 reports the meanings of the constants utilized in the test files:

| Name             | Value | Description                                                             |
|------------------|-------|-------------------------------------------------------------------------|
| R_ST_ADDR        | 10A4h | Pointer to HurriCANe & RCCIPC status register (Index 2000 – SubIndex 2) |
| R_IRQ_ST_ADDR    | 1128h | Pointer to IRQ status register (Index 2000 – SubIndex 4)                |
| R_IRQ_MK_CL_ADDR | 112Ch | Pointer to IRQ mask-clear register (Index 2000 – SubIndex 5)            |

Tab. 8-3: Test Constant value.

#### 8.3 Output Test Log File

The RCCIPC test-bench furnishes a simulation output Log file (*report.txt*) that reports all the traffic recorded on CAN bus and the memory accesses performed by Host interface. The Log file helps user during the debug phase to understand what data are effectively exchanged between CAN Master, HOST and RCCIPC.

The following information are reported in the Log File:

- 1. **Time stamp** : time reference expressed in ns;
- 2. Access Type : this field reports the type of operation to be executed:
  - a. **READ** : read operation;
  - b. WRITE : write operation.
- 3. **Peripheral** : this field defines which peripheral performs the operation:
  - a. CAN : CAN Master;
  - b. **EXT** : Host interface;
- 4. Address : Operation Address. The address refers to CAN Master internal registers when Peripheral field is CAN, while it refers to RCCIPC Configuration Area or RAM area when Peripheral field is set to EXT;
- 5. **Data** : Data read or write according to Access type.

An example of Log File, without time stamp information, is reported in next table with a simple description of the operations performed:

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Access<br>Type | Per. | Address  | Data     | Description                                            |
|----------------|------|----------|----------|--------------------------------------------------------|
| WRITE          | CAN  | 00000000 | 00000042 | Write CAN Master SETUP_0 register.                     |
| WRITE          | CAN  | 0000003  | 000000A0 | Write CAN Master SETUP_3 register.                     |
| READ           | CAN  | 00000020 | 000000E0 |                                                        |
| READ           | CAN  | 00000021 | 00000041 | Read CAN Master Arbitration registers.                 |
| READ           | CAN  | 00000022 | 00000000 | (RX_ARB_0 – RX_ARB_3)                                  |
| READ           | CAN  | 00000023 | 00000030 |                                                        |
| READ           | CAN  | 00000024 | 00000000 |                                                        |
| READ           | CAN  | 00000025 | 00000030 |                                                        |
| READ           | CAN  | 00000026 | 000008D  |                                                        |
| READ           | CAN  | 00000027 | 00000078 | Read CAN Master Message registers.                     |
| READ           | CAN  | 00000028 | 00000000 | (RX_MSG_0 – RX_MSG_7).                                 |
| READ           | CAN  | 00000029 | 00000000 |                                                        |
| READ           | CAN  | 0000002A | 00000000 |                                                        |
| READ           | CAN  | 0000002B | 00000000 |                                                        |
| READ           | CAN  | 0000002C | 00000001 | Read CAN Master RX_STATUS register.                    |
| READ           | EXT  | 000010A4 | 00000810 | HOST reads RCCIPC "HurriCANe & RCCIPC Status" register |
| READ           | EXT  | 00001128 | 00001000 | HOST reads RCCIPC "IRQ status" register                |
| WRITE          | EXT  | 0000112C | 10000000 | HOST writes RCCIPC "IRQ mask-clear" register           |
| READ           | EXT  | 00001128 | 00000000 | HOST reads RCCIPC "IRQ status" register                |
| READ           | EXT  | 00000040 | 00000802 | HOST reads RCCIPC AC memory                            |
| READ           | EXT  | 00000044 | 60000120 | TUST redus RUCIPU AU memory                            |

Tab. 8-4: Log File example and explanation.

Because the time stamp value could vary depending on simulator used, could be useful having a Log file without time stamp information. The following command creates a Log file (*report\_val.txt*) without time information:

| >  | cat   | report.txt | / | awk | '{printf | "%-5s | %S | %S | %S | \n",\$3,\$4,\$5,\$6}' | > |
|----|-------|------------|---|-----|----------|-------|----|----|----|-----------------------|---|
| re | port_ | val.txt    |   |     |          |       |    |    |    |                       |   |

#### 8.4 Test Procedures Simulation

In this paragraph, the instructions to perform the tests included in the DataBase and to define new test procedures are described.

#### 8.4.1 RCCIPC default tests

All the tests corresponding to the RCCIPC test procedure can be easily executed exploiting the RCCIPC\_test.sh shell-script.

The RCCIPC\_test script executes the following steps:

- Generates specific test configuration file
- Compiles the new VHDL testbench
- Launches the simulation scripts

At the end of simulation, it automatically checks if the test is correctly passed comparing the produced output file with the correspondent reference output file

To perform the tests reported in Tab. 5-6, enter in your simulation directory

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



> cd YourSIM

Create a symbolic link to the RCCIPC\_test shell script:

```
> ln -s RCCIPC_DB/SIM_SCRIPT/RCCIPC_test.sh
> ln -s RCCIPC_DB/SIM_SCRIPT/RCCIPCTestWriter.pl
```

To run tests included in VRP\_TB directory and reported in Tab. 5-6 launch the RCCIPC\_test.sh command specifying the test name.

> ./RCCIPC\_test.sh -name TP5113\_boot

To run tests included in ADDON\_TB directory launch the RCCIPC\_test.sh command specifying the path pointing the test.

>./RCCIPC\_test.sh -dir RCCIPC\_DB/SIM\_SCRIPT/ADDON\_TB/TP5123/AutoOperational/S1

The whole list of ADDON\_TB tests is reported in the README.txt file available in the main RCCIPC DataBase directory.

At the end of simulation, if the test is passed the following messages appears:

> Simulation success: files match

Otherwise, the test returns:

> Simulation failure: files differ

#### 8.4.2 User defined tests

To create a new test procedure, generate the specific test file (MYFILE.in) using the instructions defined in Tab. 8-1.

Using the RCCIPCTestWriter.pl script, compile the MYFILE.in test and redirect the output to the stimuli.txt file contained in the MYSIM directory.

> ./RCCIPCTestWriter.pl MYFILE.in > YourSIM/stimuli.txt

Now launch the simulation.

> ncsim RCCIPC\_tb:A -gui



### 9 SYNTHESIS AND FITTING SCRIPTS

Synthesis and fitting scripts are included in the SYN\_SCRIPT and FIT\_SCRIPT directories. Follow the simple instructions included in next sub-sections for each technology. The constraint file (RCCIPC.sdc), included in the SYN\_SCRIPT directory, keeps the system clock and peripheral timing constraints for the RCCIPC design and it is used during synthesis process.

Before proceeding with Synthesis and Fitting processes assure that all files needed to instantiate memory module for the selected technology have been correctly generated and copied in the correspondent directory (see §5.2.1).

### 9.1 Microsemi (RT)AX FPGA

#### 9.1.1 Synthesis

Go to SYN\_SCRIPT directory and open the RCCIPC.prj file using the Synplify Pro Microsemi Edition tool.

| Synplify Pro E-2010.09A-1                                         | - [Z:/RCCIPC_DB/SYN_SCRIPT/RCCIPC_ONLY_10.prj]                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
|-------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------|----------------------------------------------|-----------------------------------------|--|--|--|
| 🕑 🗐 Ele Edit View Project                                         | Run Agalysis HDL-Analyst Options Window Tech-Support Web Help                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              | -81                                     |  |  |  |
|                                                                   | < )   0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| 二世 史二月 目 御                                                        | # A A B                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| Pup                                                               | Synplify Pro®                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| - Kull                                                            | Ready                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| Copen Project                                                     | Project Files Design Hierarchy                                                  | Implementation Directory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     |                                 |                                              |                                         |  |  |  |
| Close Project                                                     | RECEIPE_ONLY_10: RECEIPE_ONLY_10 - Actel Axcelerator : RTAX2505 : CQFP208 : Std | Z:\RCCIPC_DB\SYN_SC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | UPT\RCCIPC_ONLY_10  |                                 |                                              |                                         |  |  |  |
| C D odd Sile                                                      | ● 🖉 vHDL                                                                        | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Size                | Туре                            | Modified                                     |                                         |  |  |  |
|                                                                   | RCCIPC ONLY 10                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     | Directory<br>Directory          | 16:53:52 18-mag-2011<br>16:42:44 18-mag-2011 |                                         |  |  |  |
| and Citalitie Lie                                                 |                                                                                 | 🖽 🧭 dm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     | Directory                       | 16:45:06 18-mag-2011                         |                                         |  |  |  |
| Add Implementation                                                |                                                                                 | E Ø syntrop                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                     | Directory                       | 11:26:07 19-mag-2011                         |                                         |  |  |  |
| Implementation Options                                            |                                                                                 | RCCIPC.areasn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 32 kB<br>2 MB       | areasm File<br>edn File         | 10:58:00 27-mag-2011<br>10:57:59 27-mag-2011 |                                         |  |  |  |
| BR Add P&R Implementation                                         |                                                                                 | - CCIPC.fse                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 5 kB<br>349 hoter   | fse File                        | 10:57:45 27-mag-2011<br>10:58:00 27-mag-2011 |                                         |  |  |  |
| 🔍 View Log                                                        |                                                                                 | RCCIPC.non                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 28 bytes            | map File                        | 10:58:00 27-mag-2011                         |                                         |  |  |  |
| Frequency(MHz):                                                   |                                                                                 | RCCIPC.so     RCCIPC.srd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 210 bytes<br>313 kB | so File<br>Netlist              | 10:57:59 27-mag-2011<br>10:57:45 27-mag-2011 |                                         |  |  |  |
| 16                                                                |                                                                                 | RCCIPC.srl      RCCIPC.srn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4 MB<br>18 MB       | Netlist (RTL)<br>Netlist (Gate) | 10:55:12 27-mag-2011<br>10:57:57 27-mag-2011 |                                         |  |  |  |
| O Adto consciant                                                  |                                                                                 | RCCIPC.srr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 80 kB               | srr File                        | 10:58:00 27-mag-2011                         |                                         |  |  |  |
| FSM Compiler                                                      |                                                                                 | RCCIPC.srs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4 MB<br>21 kB       | szr File                        | 10:58:00 27-mag-2011                         |                                         |  |  |  |
| Resource Sharing                                                  |                                                                                 | - B RCCIPC.tlg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 27 kB<br>450 bytes  | tig File<br>sdc File            | 10:55:12 27-mag-2011<br>10:57:58 27-mag-2011 |                                         |  |  |  |
| Retiming                                                          |                                                                                 | identify.log                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 158 bytes           | log File                        | 10:52:48 27-mag-2011                         |                                         |  |  |  |
|                                                                   |                                                                                 | Endergrouper, in a second seco | 75 348<br>148       | prs He                          | 1018:28 20:mag-2011<br>10:55:19 27:mag-2011  |                                         |  |  |  |
| B RCCIPC_ONLY_10.prj                                              |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
|                                                                   | Infor                                                                           | mation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                     |                                 |                                              | ••••••••••••••••••••••••••••••••••••••• |  |  |  |
| Return Code: 1<br>Run Time:00:05:49<br>project -save 2:/CCIPC_DB. | 1.9/STM_SCRIPT/CCIPC_GNLAX.prj                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              | 2                                       |  |  |  |
| project -close 2:/UCIPC_D<br>project -load 2:/RCCIPC_D            | s1.9/51N_SCRIPT/RCCIPC_GKN_AX.prj<br>B/SYN_SCRIPT/RCCIPC_ONLY_10.prj            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| "maxfan_hard3" is unrecogn                                        | nized option for current device                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| 1                                                                 |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |
| TCL Script Messages                                               |                                                                                 | u .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     |                                 |                                              |                                         |  |  |  |
|                                                                   |                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |                                 |                                              |                                         |  |  |  |

Fig. 9-1: Microsemi synthesis tool.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



If necessary, use the Implementation Option menu (on the left edge) to synthesis option:

- Device selection: choose target FPGA
- Options: change synthesis option
- Constraint: add constraint files
- Implementation results: change synthesis output file destination
- VHDL: set VHDL options

After configuration phase, start the synthesis process clicking on Run button in the left-top side of the window.

The Synthesis process generates, in the specified output directory, the RCCIPC.edn file.

#### 9.1.2 Fitting

When the synthesis process is completed, in the FIT\_SCRIPT directory, open the RCCIPC.adb file using the Microsemi Designer tool.



Fig. 9-2: Microsemi fitting tool.

Utilize the Options->Device Selection menu (on the left edge) to change the Device, speed grade, package etc. selections if needed.

Click on the "Programming File" button to start the fitting process.

The fitting process completes with generation of the RCCIPC.pdb FPGA programming file.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### **10 RCCIPC MEMORY MAPPING**

The RCCIPC utilizes two different memory areas:

- **Configuration & Status area**: this is implemented in sparse registers assigned to control the main parameters inside the Core.
- Application Objects area: this area includes the application objects shared between the RCCIPC and host device

#### **10.1 Configuration & Status Area**

The RCCIPC Configuration & Status area is composed of the following OD entries.

| Index  | SubIndex | Register Name   | Cfg<br>Address | Obj Type |
|--------|----------|-----------------|----------------|----------|
|        | 0h       | Redundancy      | 0x1040         | U8       |
|        |          | Management      |                |          |
| 2000h  | 1h       | Bdefault        | 0x1044         | U8       |
| 200011 | 2h       | Ttoggle         | 0x1048         | U8       |
|        | 3h       | Ntoggle         | 0x104C         | U8       |
|        | 4h       | Ctoggle         | 0x1050         | U8       |
|        | 0h       | Node            | 0x1094         | U8       |
| 2002h  |          | parameters      |                |          |
|        | 1h       | ID base         | 0x1098         | U8       |
|        | 0h       | RCCIPC status   | 0x109C         | U8       |
|        |          | & configuration |                |          |
|        | 1h       | HurriCANe       | 0x10A0         | U32      |
|        |          | configuration   |                |          |
| 20026  | 2h       | HurriCANe &     | 0x10A4         | U32      |
| 20030  |          | RCCIPC status   |                |          |
|        | 3h       | IRQ status      | 0x1128         | U32      |
|        | 4h       | IRQ mask-clear  | 0x112C         | U32      |
|        | 5h       | EDAC error      | 0x1130         | U32      |
|        | 6h       | TPDO Trig       | 0x1134         | U32      |

Tab. 10-1: Configuration Register mapping.

Each register is defined in next tables. Each table is composed of the following fields:

- field: it associates a mnemonic name to register field;
- **sdo**: it indicates the access type supported via SDO;
- **host**: it indicated how Host can access to the register;
  - rst: it indicates the reset value of the field. The following notation is used:
    - **Binary**: single(') or double(") quotes indicate binary values;
    - **Hexadecimal**: 0xnn notation indicates an Hexadecimal number;
    - **RST\_VAL**: the reset value is indicated in the correspondent parameter available in the CCIPC configuration file (*CCIPCconf.vhd*).

Three different access types are defined:

- ro Read Only;
- **rw** Read Write;

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet

• rc - Read and clean. A write access only cleans the value of the register.

# Redundancy Management : Index 2000h - Sub-Index 0h - Address 0x1040 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

| field | reserved | brm_s0 |
|-------|----------|--------|
| sdo   |          |        |
| host  | ro       | ro     |
| rst   | 0x000000 | 0x4    |
|       |          |        |

| Bit Number | Mnemonic | Description                                   |
|------------|----------|-----------------------------------------------|
| 70         | brm _s0  | SubIndex-0 of Bus Redundancy management entry |

#### > Bdefault: Index 2000h - Sub-Index 1h - Address 0x1044

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 | 6 | 5   | 4   | 3   | 2 | 1 | 0     |
|-------|-----------------------------------------------------------------------|---|---|-----|-----|-----|---|---|-------|
| field | reserved                                                              |   |   | res | erv | red |   |   | b_def |
| sdo   |                                                                       |   |   |     |     | -   |   |   |       |
| host  | ro                                                                    |   |   |     | ro  | 0   |   |   |       |
| rst   | 0x0                                                                   |   |   | 1   | B_I | DEF | 1 |   |       |

| Bit Number | Mnemonic | Description     |
|------------|----------|-----------------|
| 1          | b_def    | Default CAN Bus |

#### > Ttoggle: Index 2000h - Sub-Index 2h - Address 0x1048

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0  |  |  |  |  |  |  |  |
|-------|-------------------------------------------------------------------------------|----------|--|--|--|--|--|--|--|
| field | reserved                                                                      | t_toggle |  |  |  |  |  |  |  |
| sdo   |                                                                               |          |  |  |  |  |  |  |  |
| host  | ro                                                                            | ro       |  |  |  |  |  |  |  |
| rst   | 0x0                                                                           | T_TOGGLE |  |  |  |  |  |  |  |

| Bit Number | Mnemonic | Description   |
|------------|----------|---------------|
| 30         | t_toggle | Ttoggle value |

#### > Ntoggle: Index 2000h - Sub-Index 3h - Address 0x104C

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 | 3 2 1 0  |  |
|-------|-------------------------------------------------------------------------------|----------|--|
| field | reserved                                                                      | n_toggle |  |
| sdo   |                                                                               |          |  |
| host  | ro                                                                            | ro       |  |
| rst   | 0x0                                                                           | N_TOGGLE |  |

| Bit Number | Mnemonic | Description   |
|------------|----------|---------------|
| 30         | n_toggle | Ntoggle value |

#### Ctoggle: Index 2000h - Sub-Index 4h - Address 0x1050

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|-------|-----------------------------------------------------------------------|-----------------|
| field | reserved                                                              | c_toggle        |
| sdo   |                                                                       |                 |
| host  | ro                                                                    | ro              |
| rst   | 0x0                                                                   | 0x00            |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Bit Number | Mnemonic | Description   |
|------------|----------|---------------|
| 70         | c_toggle | Ctoggle value |

#### Node Parameters : Index 2002h - Sub-Index 0h - Address 0x1094 $\triangleright$ 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 field reserved Nodepar\_s0 sdo ----host ro ro 0x000000 rst 0x1

| Bit Number | Mnemonic   | Description                         |  |
|------------|------------|-------------------------------------|--|
| 70         | Nodepar s0 | SubIndex-0 of Node Parameters entry |  |

#### > ID Base: Index 2002h - Sub-Index 1h - Address 0x1098

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|-------|-----------------------------------------------------------------------|-----------------|
| field | reserved                                                              | node_id         |
| sdo   |                                                                       |                 |
| host  | ro                                                                    | ro              |
| rst   | 0x0                                                                   | 0x00            |

| Bit Number | Mnemonic | Description                                               |
|------------|----------|-----------------------------------------------------------|
| 70         | node_id  | RCCIPC Node-ID value sampled from external dedicated pins |

#### > RCCIPC Status & Configuration : Index 2003h - Sub-Index 0h - Address 0x109C

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 | 7 6 5 4 3 2 1 0 |
|-------|-----------------------------------------------------------------------|-----------------|
| field | reserved                                                              | st&cfg_s0       |
| sdo   |                                                                       |                 |
| host  | ro                                                                    | ro              |
| rst   | 0x00000                                                               | 0x6             |

| Bit Number | Mnemonic | Description                                         |
|------------|----------|-----------------------------------------------------|
| 70         | st&cfg   | SubIndex-0 of RCCIPC Status and Configuration entry |

#### > HurriCANe configuration: Index 2003h - Sub-Index 1h - Address 0x10A0

|       | garater garater and a second second                   |         |          |         |         |         |
|-------|-------------------------------------------------------|---------|----------|---------|---------|---------|
|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 | 13      | 12 11 10 | 9876    | 5 4 3 2 | 1 0     |
| field | reserved                                              | can_rst | RSJ      | PS2     | PS1     | BPR     |
| sdo   |                                                       |         |          |         |         |         |
| host  | ro                                                    | rw      | rw       | rw      | rw      | rw      |
| rst   | 0x0                                                   | '1'     | RSJ_VAL  | PS2_VAL | PS1_VAL | BPR_VAL |

| Bit Number | Mnemonic | Description            |
|------------|----------|------------------------|
| 10         | BPR      | Frequency scaler value |
| 52         | PS1      | Phase Segment 1 value  |
| 96         | PS2      | Phase Segment 2 value  |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

#### RCCIPC - Data Sheet



Doc.: CAS-RCCIPC-DTS-0001 Issue: 6 Date: 08/05/2014 Page: 41 of 53

| Bit Number | Mnemonic | Description                  |
|------------|----------|------------------------------|
| 1210       | RSJ      | Resynchronization Jump width |
| 13         | can_rst  | Active High CAN Core reset   |

### HurriCANe & RCCIPC status: Index 2003h - Sub-Index 2h - Address 0x10A4

|       | 31 30 29 28 27 26 25 24 | 23 22 21 20 19 18 17 16 | 15 14 13 12 | 11        | 10      | 9           | 8        | 7           | 6          | 5 | 4   | 3   | 2   | 1    | 0 | ) |
|-------|-------------------------|-------------------------|-------------|-----------|---------|-------------|----------|-------------|------------|---|-----|-----|-----|------|---|---|
| field | tx_err_cnt              | rx_err_cnt              | reserved    | auto_op   | bus_off | err_passive | reserved | rx_overflow | active_bus |   | rcc | ipo | c_s | tate | Э |   |
| sdo   |                         |                         |             |           |         |             | 1        |             |            |   |     |     |     |      |   |   |
| host  | ro                      | ro                      | ro          | ro        | ro      | ro          | ro       | rw          | ro         |   |     | J   | ro  |      |   |   |
| rst   | 0x0                     | 0x0                     | 0x0         | AUTO_OPER | '0'     | '0'         | '0'      | '0'         | '0'        |   | "(  | )00 | 000 | 00"  |   |   |

| Bit Number | Mnemonic    | Description                                                          |
|------------|-------------|----------------------------------------------------------------------|
| 50         | ccipc_state | RCCIPC NMT state value:                                              |
|            |             | <ul> <li>000001 → Initialising</li> </ul>                            |
|            |             | <ul> <li>000010 → Reset Application</li> </ul>                       |
|            |             | <ul> <li>000100 → Reset Communication</li> </ul>                     |
|            |             | <ul> <li>001000 → Pre-Operational</li> </ul>                         |
|            |             | <ul> <li>010000 → Operational</li> </ul>                             |
|            |             | <ul> <li>100000 → Stopped</li> </ul>                                 |
| 6          | active_bus  | Currently CAN bus used                                               |
| 7          | rx_overflow | This condition arises when incoming message arrives and the          |
|            |             | previous message has not been still processed.                       |
|            |             | This condition is handle as a CAN interface error and is             |
|            |             | associated to Error IRQ line.                                        |
|            |             | User has to clear this bit during the IRQ handling.                  |
| 9          | err_passive | CAN core Error Passive condition.                                    |
| 10         | bus_off     | CAN core Bus Off condition.                                          |
| 11         | auto_op     | This fag indicates if the Auto-operational condition is activated or |
|            |             | not.                                                                 |
|            |             | If '1' RCCIPC automatically enters in Operational state after        |
|            |             | Initialization phase.                                                |
| 2316       | rx_err_cnt  | CAN core Receiver error counter value.                               |
| 3124       | tx_err_cnt  | CAN core Transmitter error counter value.                            |

#### IRQ status: Index 2003h - Sub-Index 3h - Address 0x1128 $\geq$ 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 1 field init\_sdo sdo end sdo pdo\_ sdo\_abort edac\_err can\_err reseved nmt\_cos \_sdo \_nb dw ׂ⊄ **\_** reserved reserved

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



#### **RCCIPC - Data Sheet**

Doc.: CAS-RCCIPC-DTS-0001 Issue: 6 Date: 08/05/2014 Page: 42 of 53

|      | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 | 15  | 14  | 13  | 12  | 11  | 10  | 9   | 8 | 76   | 5   | 4 | 3   | 2   | 1   | 0   |
|------|-------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|---|------|-----|---|-----|-----|-----|-----|
| sdo  |                                                 |     |     |     |     |     | -   | -   |   |      |     |   | -   | -   | 1   |     |
| host |                                                 | ro  |   | rc   | )   |   | ro  | ro  | ro  | ro  |
| rst  | 0x0000                                          | '0' | '0' | '0' | '0' | '0' | '0' | '0' | " | '000 | 00" |   | '0' | '0' | '0' | '0' |

| Bit<br>Number | Mnemonic  | Description                    | IRQ line |
|---------------|-----------|--------------------------------|----------|
| 0             | pdo rx    | RPDO successfully processed    | TRX IRQ  |
| 1             | pdo tx    | TPDO successfully processed    | TRX IRQ  |
| 2             | end_sdo   | SDO successfully completed     | TRX_IRQ  |
| 3             | sdo_abort | SDO abort detected             | ERR_IRQ  |
| 9             | sdo_dw    | Download SDO type              |          |
| 10            | sdo_up    | Upload SDO type                |          |
| 11            | init_sdo  | Initiate SDO request accepted. | TRX_IRQ  |
| 12            | nmt_cos   | RCCIPC change of state.        | TRX_IRQ  |
| 14            | edac_err  | EDAC error flag.               | ERR_IRQ  |
| 15            | can_err   | Error on CAN interface.        | ERR_IRQ  |

The following register allows masking and clearing different CCIPC IRQ. The following notation is used to mask and unmask IRQ:

- '0' not masked. IRQ propagated
- '1' masked. IRQ not propagated.

#### > IRQ Mask-clear: Index 2003h - Sub-Index 4h - Address 0x112C

|       | 31            | 30             | 29  | 28            | 27             | 26 25 | 24  | 23   | 22   | 21 | 20 | 19              | 18            | 17           | 16           | 15           | 14            | 13       | 12           | 11            | 10 | 9 | 8            | 7   | 6   | 5 | 4 | 3              | 2            | 1           | 0           |
|-------|---------------|----------------|-----|---------------|----------------|-------|-----|------|------|----|----|-----------------|---------------|--------------|--------------|--------------|---------------|----------|--------------|---------------|----|---|--------------|-----|-----|---|---|----------------|--------------|-------------|-------------|
| field | can_err_clear | edac_err_clear |     | nmt_cos_clear | init_sdo_clear |       | res | serv | red  |    |    | sdo_abort_clear | end_sdo_clear | pdo_tx_clear | pdo_rx_clear | can_err_mask | edac_err_mask | reserved | nmt_cos_mask | init_sdo_mask |    |   | res          | erv | ed  |   |   | sdo_abort_mask | end_sdo_mask | pdo_tx_mask | pdo_rx_mask |
| sdo   |               |                |     |               |                |       |     |      |      |    |    |                 |               |              |              |              |               |          |              |               |    |   |              |     |     |   |   |                | -            |             |             |
| host  | rw            | rw             | rw  | rw            | rw             |       |     | ro   |      |    |    | rw              | rw            | rw           | rw           | rw           | rw            | ro       | rw           | rw            |    |   |              | ro  |     |   |   | rw             | rw           | rw          | rw          |
| rst   | '0'           | '0'            | '0' | '0'           | '0'            |       | "00 | 000  | 000" |    |    | '0'             | '0'           | '0'          | '0'          | '0'          | '0'           | '0'      | '0'          | '0'           |    | " | <u>'00</u> 0 | 000 | 00' | , |   | '0'            | '0'          | '0'         | '0'         |

| Bit Number | Mnemonic        | Description                             |
|------------|-----------------|-----------------------------------------|
| 0          | pdo_rx_mask     | Mask RPDO successfully processed IRQ.   |
| 1          | pdo_tx_mask     | Mask TPDO successfully processed IRQ.   |
| 2          | end_sdo_mask    | Mask SDO successfully completed IRQ.    |
| 3          | sdo_abort_mask  | Mask SDO abort detected IRQ.            |
| 11         | init_sdo_mask   | Mask Initiate SDO request accepted IRQ. |
| 12         | nmt_cos_mask    | Mask RCCIPC change of state IRQ.        |
| 14         | edac_err_mask   | Mask EDAC error flag IRQ.               |
| 15         | can_err_mask    | Mask Error on CAN interface IRQ.        |
| 16         | pdo_rx_clear    | Clear RPDO successfully processed IRQ.  |
| 17         | pdo_tx_clear    | Clear TPDO successfully processed IRQ.  |
| 18         | end_sdo_clear   | Clear SDO successfully completed IRQ.   |
| 19         | sdo_abort_clear | Clear SDO abort detected IRQ.           |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



| Bit Number | Mnemonic       | Description                              |
|------------|----------------|------------------------------------------|
| 27         | init_sdo_clear | Clear Initiate SDO request accepted IRQ. |
| 28         | nmt_cos_clear  | Clear RCCIPC change of state IRQ.        |
| 30         | edac_err_clear | Clear EDAC error flag IRQ.               |
| 31         | can_err_clear  | Clear Error on CAN interface IRQ.        |

#### > EDAC error: Index 2003h - Sub-Index 5h - Address 0x1130

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 | 10      | 9    | 8    | 7 ( | 6 5 | 4   | 3   | 2 | 1 | 0 |
|-------|----------------------------------------------------------------|---------|------|------|-----|-----|-----|-----|---|---|---|
| field | reserved                                                       | edac_en | derr | serr |     | r   | ese | rve | d |   |   |
| sdo   |                                                                |         |      |      |     |     | -   | -   |   |   |   |
| host  | ro                                                             | rw      | rc   | rc   |     |     | r   | 0   |   |   |   |
| rst   | "000000000000000000000000"                                     | '0'     | '0'  | '0'  |     |     | 0x  | 00  |   |   |   |

| Bit Number | Mnemonic | Description                                                   |
|------------|----------|---------------------------------------------------------------|
| 8          | serr     | Single error flag.                                            |
|            |          | This bit is auto cleared every time this register is written. |
| 9          | derr     | Double error flag.                                            |
|            |          | This bit is auto cleared every time this register is written. |
| 10         | edac_en  | Enable EDAC capability on RCCIPC                              |

The EDAC capability is disabled at start-up. User has to enable it after RCCIPC initialization. Since Double error detection represents a critical condition for the core because the management of wrong values can compromise the RCCIPC behaviour, it is strictly recommended that user reset the RCCIPC core if this error occurs.

#### > TPDO Trig : Index 2003h - Sub-Index 6h - Address 0x1134

|       | 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 |
|-------|---------------------------------------------------------------------------------------|
| field | tpdo_trig                                                                             |
| sdo   |                                                                                       |
| host  | WO                                                                                    |
| rst   | 0x0                                                                                   |

| Bit Number | Mnemonic  | Description                                                        |
|------------|-----------|--------------------------------------------------------------------|
| 310        | tpdo_trig | A write operation on this register enables the transmission of the |
|            |           | asynchronous TPDO.                                                 |

The following table shows which events cause the inizialization of the registers:

| Register                | Field      | Power-On | Reset<br>Application | Reset<br>Communication | Bus Switch | Note                  |
|-------------------------|------------|----------|----------------------|------------------------|------------|-----------------------|
| Redundacy<br>Management | brm_s0     |          |                      |                        |            | Constant value        |
| Bdefault                | b_def      | у        | у                    | n                      | n          |                       |
| Ttoggle                 | t_toggle   | У        | У                    | n                      | n          |                       |
| Ntoogle                 | n_toggle   | У        | У                    | n                      | n          |                       |
| C_toggle                | c_toggle   |          |                      |                        |            | Constant value        |
| Node Parameters         | nodepar_s0 |          |                      |                        |            | Constant value        |
| ID Base                 | node_id    | у        | n                    | n                      | n          | Value sampled at boot |
| RCCIPC status &         | st&cfg_s0  |          |                      |                        |            | Constant value        |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### **RCCIPC - Data Sheet**

Doc.: CAS-RCCIPC-DTS-0001 Issue: 6 Date: 08/05/2014 Page: 44 of 53

|                |             |          |                      | Event                  |            |                |
|----------------|-------------|----------|----------------------|------------------------|------------|----------------|
| Register       | Field       | Power-On | Reset<br>Application | Reset<br>Communication | Bus Switch | Note           |
| Configuration  |             |          |                      |                        |            |                |
|                | BPR         | У        | У                    | n                      | у          |                |
| HurriCANo      | PS1         | У        | У                    | n                      | у          |                |
| Configuration  | PS2         | у        | У                    | n                      | У          |                |
| Configuration  | RSJ         | у        | У                    | n                      | У          |                |
|                | can_rst     | у        | У                    | n                      | У          |                |
|                | ccipc_state | у        | n                    | n                      | n          |                |
|                | active_bus  | У        | n                    | n                      | n          |                |
|                | rx_overflow | у        | У                    | n                      | у          |                |
| HurriCANe &    | err_passive | у        | У                    | n                      | У          |                |
| RCCIPC status  | bus_off     | У        | У                    | n                      | У          |                |
|                | auto_op     |          |                      |                        |            | Constant value |
|                | rx_err_cnt  | У        | У                    | n                      | У          |                |
|                | tx_err_cnt  | У        | У                    | n                      | У          |                |
|                | pdo_rx      | у        | У                    | n                      | у          |                |
|                | pdo_tx      | У        | У                    | n                      | У          |                |
|                | end_sdo     | У        | У                    | n                      | У          |                |
|                | sdo_abort   | у        | У                    | n                      | У          |                |
| IPO status     | sdo_dw      | У        | У                    | n                      | У          |                |
| into status    | sdo_ul      | У        | У                    | n                      | У          |                |
|                | init_sdo    | У        | У                    | n                      | У          |                |
|                | nmt_cos     | У        | У                    | n                      | У          |                |
|                | edac_err    | У        | У                    | n                      | У          |                |
|                | can_err     | у        | У                    | n                      | у          |                |
| IRQ Mask-clear |             | У        | У                    | n                      | У          |                |
|                | serr        | У        | У                    | n                      | У          |                |
|                | derr        | У        | У                    | n                      | У          |                |
| EDAC orror     | mem_en      | У        | n                    | n                      | n          |                |
| LDAC EIIO      | queue_en    | У        | n                    | n                      | n          |                |
|                | serr_mask   | У        | У                    | n                      | У          |                |
|                | derr_mask   | У        | У                    | n                      | У          |                |
| TPDO Trig      | tpdo_trig   | у        | у                    | n                      | У          |                |

Tab. 10-2: Initialization event for Configuration and Status Area Registers.

#### 10.1.1 IRQ handling

As already defined in §7.1.1 the RCCIPC handles two IRQ lines:

- Transfer IRQ (TRX\_IRQ)
- Error IRQ (ERR\_IRQ)

User has to clear the IRQ request. Three simple "pseudo-code" examples of RCCIPC IRQ manager are written below:

TRX\_IRQ

```
irq_status = IRQ_status_reg;
ARPDO_IRQ = irq_status[0];
ATPDO_IRQ = irq_status[1];
SDO_IRQ = irq_status[2];
INITSDO_IRQ = irq_status[11];
NMT_CS_IRQ = irq_status[12]; ## NMT change state
```

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

**RCCIPC** - Data Sheet



if (ARPDO\_IRQ) { while(elab\_rpdo){ <Elaborate Data> } IRQ\_MASK\_CLEAR\_reg = 0x10000; ## clear RPDO part of PDO\_IRQ\_reg } if (ATPDO\_IRQ) { while(elab\_tpdo){ <Elaborate Data> } IRQ\_MASK\_CLEAR\_reg = 0x20000; ## clear TPDO part of PDO\_IRQ\_reg } if (SDO\_IRQ) { <Elaborate Data>  $IRQ_MASK_CLEAR_reg = 0x40000;$ ## clear SDO IRQ } if (INITSDO\_IRQ) { IRQ\_MASK\_CLEAR\_reg = 0x8000000; ## clear SDO IRQ } if (NMT\_CS) { nmt\_state = HurriCANe\_&\_RCCIPC\_status\_reg & 0xlF> ## read NMT state IRQ\_MASK\_CLEAR\_reg = 0x1000000; ## clear SDO IRQ }

#### ERROR\_IRQ

```
irq_status = read(IRQ_status_reg);
<Manage error>
IRQ_MASK_CLEAR_reg = ERROR_CLEAR_BIT; ## clear specific error bit
```

The *receiver message overflow* condition is associated to the HurriCANe error flag (bit 15 of IRQ status register). Before clean the IRQ status register, user has to clear the *rx\_overflow* error by writing the correspondent bit of *HurriCANe and RCCIPC status*.

MsgIn Queue full error

```
irq_status = read(IRQ_status_reg);
can_err = irq_status[15];
if (can_err) {
    rx_of = (read(HurriCANe&RCCIPC_status_reg)) >> 7)  ## Overflow error
    if (msgin_full){
        HurriCANe&RCCIPC_status_reg = 0  ## Clear error
    }
}
IRQ_MASK_CLEAR_reg = 0x8000000;  ## clear Can error
```

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

#### **RCCIPC** - Data Sheet



### 10.2 AOs Addressing

The RCCIPC uses a single memory block of up to 512 words of 32 bits to store the Applications Objects. The memory area is composed of the following sections, as illustrated in Fig. 10-1:

- RCCIPC private area: it contains internal RCCIPC functional registers;
- RPDO area: it stores data received by RPDO;
- RPDO area: it stores data to be transferred by TPDO;
- SDO Buffer: it stores data to be transferred by SDO;



Fig. 10-1: RCCIPC Memory mapping.

In order to preserve the RCCIPC correct functionality, writing accesses on RCCIPC private area are automatically rejected by RCCIPC.

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



### **11 CONFIGURATION TOOL**

SITAEL

This section explains how to configure the RCCIPC core. A simple configuration tool allows automatically generating the VHDL configuration file that has to be copied in the SRC directory in place of the RCCIPCconf.vhd file

### **11.1 VHDL Configuration File**

The VHDL package configuration collects the VHDL constants used to configure the main aspects of the RCCIPC Core like interface/technology and the default values of its configuration area objects.

The following constants are defined in the configuration file:

- TARGET\_DEV: it defines the RCCIPC core target technology:
  - AXCELERATOR: constant value for Microsemi Axcelerator device
  - o GENERIC\_TECH: constant for technology independent memory model
- NODEID: RCCIPC node ID. This value is used only in simulation mode. During real mode this value is triggerd using the dedicated external pins. (Index:2002h, SubIndex:01h)
- MSTID\_CONSHB: constant value of Heartbeat consumer time (index:1016h):
  - MST\_NODEID: it defines the Node-ID of the Master
  - CONS\_HB: it defines the value of the heartbeat time
- PROD\_HB: constant value of Heartbeat producer time (index: 1017h)
- B\_DEF: constant value of Default bus parameter (index:2000h, Sub-Index:01h)
- T\_TOGGLE: constant value of Ttoggle parameter (index:2000h, Sub-Index:02h)
- N\_TOGGLE: constant value of Ntoggle parameter (index:2000h, Sub-Index:03h)
- HuCANe\_Cfg: default value of the HurriCANe configuration (Index:2003h, Sub-Index:01h)
  - RSJ\_VAL: RSJ default value
  - o PS2\_VAL: PS2 default value
  - PS1\_VAL: PS1 default value
  - BPR\_VAL: BPR default value
- RCCIPC\_ST: default value of the RCCIPC status register (Index:2003h, Sub-Index:02h
  - AUTO\_OP: defines the possibility of the RCCIPC to enter automatically in Operational state at the end of the initialization phase
- SDO\_BUF\_TYPE : defines the characteristics of the SDO buffer
- SYS\_FREQ : defined the system frequency



### **11.2 RCCIPC Configuration Tool**

The RCCIPC Configuration tool allows user to simply define the configuration parameters specified in the previous paragraph.

| ⊗−□ RCCIPC configuration        |                         |
|---------------------------------|-------------------------|
| -File                           |                         |
|                                 |                         |
| RCCIPC Set Up                   |                         |
|                                 |                         |
| RCCIPC Configuration Parameters |                         |
| BaseNodelD 1 AutoOp 0           | <u>L</u>                |
| Target Technology AXCELERATOR   |                         |
| System Clock (MHz) 16           | CAN Bit Rate (bit/s) 1M |
|                                 | RSJ 0                   |
|                                 | PS2 8                   |
|                                 | PS1 6                   |
|                                 | BPR 0                   |
| SDO Buffer Type U32             | SDO Buffer Len 254      |
| Bus Manager Parameters          |                         |
| Ttoggle 0 Ntoggle               | 0 Default Bus 0 🛓       |
| Consumer & Producer HB          |                         |
| Consumer HB 0 Master ID         | 0                       |
| Producer HB 0                   |                         |
|                                 |                         |
|                                 |                         |

Fig. 11-1: RCCIPC Configuration tool.

The user is in charge of defining the RCCIPC parameters and save them in the correspondent VHDL configuration file.



### **12 RCCIPC RESOURCE OCCUPATION**

The results are obtained with the following RCCIPC configuration and refer to Post Place and Route process:

- 1 Node-Id supported;
- 1 RPDOs and 1 TPDOs;
- 3 Application Objects:
  - Array of U32 with 2 sub-indexes;
  - Array of U32 with 2 sub-indexes;
  - Array of U32 with 254 sub-indexes;
- Consumer Heartbeat Time = 5 s;
- Producer Heartbeat Time = 5 s;
- Ttoggle = 15;
- Ntoggle = 15;

For Xilinx device *Combinational* field refers to Number of 4 input LUTs, *Sequential* field refers to Number of Slice Flip Flops and *Total* field refers to total number of occupied slices.

| Fomily      | Davias   |               | DAM        | Litilization | Fmax  |            |       |
|-------------|----------|---------------|------------|--------------|-------|------------|-------|
| ганну       | Device   | Combinational | Sequential | Total        | RAIVI | Ullization | (MHz) |
| Axcelerator | RTAX250S | 2730          | 976        | 3706         | 5     | 87.74%     | 16.6  |
| ProAsic     | A3PE3000 | 4801          | 975        | 5776         | 5     | 7.6%       | 19.6  |
| Xilinx      | XC4VLX25 | 2250          | 924        | 1385         | 5     | 12%        | 27.7  |

Tab. 12-1: RCCIPC Area Occupation.



### **13 RCCIPC TIMING CHARACTERISTICS**

The RCCIPC timings characterization is reported in next tables and it gives an estimation of elaboration time in terms of clock cycles of the main CANopen features.

All the timings are characterized without considering congestions on CAN network and performing one task at time avoiding any processing delays at RCCIPC system level.

All timing values are measured using a 16 MHz clock frequency.

#### Heartbeat time

| Parameters                          | Elab. time                | Note                                                                                                                          |
|-------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------|
| Heartbeat producer                  | (HBP) * 1ms               | RCCIPC guarantees the correct management of Heartbeat                                                                         |
|                                     |                           | producer time with granularity of 1ms.                                                                                        |
| Heartbeat consumer<br>counter reset | [HBC*1ms-1ms:<br>HBC*1ms] | The reception of Heartbeat resets the Heartbeat Consumer timer.                                                               |
|                                     |                           | In the worst case the mismatch between the expected Heartbeat expiration and the real Heartbeat expiration is 1ms at maximum. |

| Event Driven Asynchronous TPDO |       |                  |                        |  |  |  |
|--------------------------------|-------|------------------|------------------------|--|--|--|
| Parameters                     |       | Elaboration time | Note                   |  |  |  |
| TPDO elaboration               | Ттрро | 426              | Time to Elaborate TPDO |  |  |  |

#### Asynchronous RPDO

| Parameters       |                   | Elaboration time | Note                   |  |  |  |
|------------------|-------------------|------------------|------------------------|--|--|--|
| RPDO elaboration | T <sub>RPDO</sub> | 508              | Time to Elaborate RPDO |  |  |  |

#### **SDO Download Block**

| Parameters        |                      | Elaboration time | Note                                              |
|-------------------|----------------------|------------------|---------------------------------------------------|
| Initiate request  | T <sub>BDwIn</sub>   | 410              | Elaboration of Initiate Download request          |
| Download Segment  | T <sub>BDw</sub>     | 958              | Elaboration of Download request (7 byte)          |
| request           |                      |                  |                                                   |
| Download Segment  | T <sub>BDwLseg</sub> | 1160             | Elaboration of Last message of a segment. If      |
| response          |                      |                  | another segment has to be received.               |
|                   | T <sub>BDwR</sub>    | 610              | Elaboration of Last message of a segment. If last |
|                   |                      |                  | segment has been received.                        |
| End Block Request | T <sub>BDwEnd</sub>  | 572              | Elaboration of End SDO Block Download request     |
|                   |                      |                  |                                                   |

#### SDO Upload Block

| Parameters        |                       | Elaboration time | Note                                        |
|-------------------|-----------------------|------------------|---------------------------------------------|
| Initiate request  | T <sub>BUpIn</sub>    | 476              | Elaboration of Initiate Upload request      |
| Start request     | T <sub>BUpStart</sub> | 166              | Elaboration of Upload Start request         |
| Upload segment    | T <sub>BUp</sub>      | 814              | Elaboration of 1 Upload segment (7 byte)    |
| request           |                       |                  |                                             |
| Block segment     | T <sub>BUpLseg</sub>  | 320              | If last segment has been sent               |
| response          | T <sub>BUpInR</sub>   | 304              | If another segment has to be sent           |
| End Block request | T <sub>BUpEnd</sub>   | 208              | Elaboration of End SDO Upload Block request |

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx



#### 14 RCCIPC PORTABILITY

#### 14.1 CAN Bus Controller

The RCCIPC has been designed and in conjunction with the ESA HurriCANe core (version 5.2.4). To insert this CAN Bus controller in the RCCIPC database, all its source files have to be copied in the **CAN\_CORE** directory, contained in **SRC** directory.

The CAN Bus Controller specific interface details are managed in the RCCIPC\_interface Block. This VHDL module has to be re-written if a controller other than HurriCANe is used.

#### 14.2 FPGA Technology

The RCCIPC DataBase is equipped to support the following FPGA families:

- Microsemi (RT)AX family;
- Microsemi ProAsic family;
- Xilinx Virtex IV family

For each one of these FPGA families the specific memory model is already available in the RCCIPC Database (**SRC/LIBRARIES** directory).

To insert specific technology memory model follows these steps:

- 1) In SRC/LIBRARIES folder create a "MY\_TECH" directory;
- 2) Copy "my\_technology\_memory.vhd" file in "MY\_TECH" directory. *Note that the target memory model supported by RCCIPC is 512x8 bit*.
- Modify "RCCIPCconf.vhd" file inserting a new technology constant. For example: constant my\_technlogy : std\_logic\_vector(3 downto 0):="1001";
- 4) Add the memory model instantiation to "tech\_mem.vhd" file considering that CCIPC target memory (ram512x8) supports the following signals:

| Signals       | Direction | Function                   |
|---------------|-----------|----------------------------|
| Data[7:0]     | I         | Write bus                  |
| Q[7:0]        | 0         | Read Bus                   |
| WAddress[8:0] | I         | Write Address              |
| RAddress[8:0] | I         | Read Address               |
| WE            | I         | Write Enable (active high) |
| RE            | I         | Read Enable (active high)  |
| Clock         | I         | Clock                      |

Tab. 14-1: RCCIPC 512x8 target memory peripheral.

#### 14.3 Rad-Hard Technique

The RCCIPC has been developed considering Microsemi RTAX FPGAs as target technology. Microsemi RTAX technology uses SEU-Hardened Registers avoiding the need of Triple-Module Redundancy(TMR).

RCCIPC uses FPGA on-chip RAM and it includes an Error Detection And Correction (EDAC) module in order to :

• detect and correct single-bit error;

File name: CAS-RCCIPC-DTS-0001\_Issue6.docx

• detect double-bit error

The equation below shows the Hamming code used during generation of EDAC bits (EB):

| $EB(0) := D(0)^{\prime}$ | ^ D(1) ^ D(2) ^ D(4) ^ D(5) ^ D(7) ^ D(10) ^ D(11) ^ D(13) ^ D(16) ^ D(20) ^ D(21) ^ |
|--------------------------|--------------------------------------------------------------------------------------|
| $D(23)^{\prime}$         | ^ D(26) ^ D(30) ;                                                                    |
| EB (1) := D(0) /         | ^ D(1) ^ D(3) ^ D(4) ^ D(6) ^ D(8) ^ D(10) ^ D(12) ^ D(14) ^ D(17) ^ D(20) ^ D(22) ^ |
| D(24)                    | ^ D(27) ^ D(31) ;                                                                    |
| EB (2) := D(0) /         | ^ D(2) ^ D(3) ^ D(5) ^ D(6) ^ D(9) ^ D(11) ^ D(12) ^ D(15) ^ D(18) ^ D(21) ^ D(22) ^ |
| D(25)                    | ^ D(28) ;                                                                            |
| EB (3) := D(1)           | ^ D(2) ^ D(3) ^ D(7) ^ D(8) ^ D(9) ^ D(13) ^ D(14) ^ D(15) ^ D(19) ^ D(23) ^ D(24) ^ |
| D(25)                    | ^ D(29) ;                                                                            |
| EB (4) := D(4) /         | ^ D(5) ^ D(6) ^ D(7) ^ D(8) ^ D(9) ^ D(16) ^ D(17) ^ D(18) ^ D(19) ^ D(26) ^ D(27) ^ |
| D(28)                    | ^ D(29) ;                                                                            |
| EB (5) := D(10)          | ^ D(11) ^ D(12) ^ D(13) ^ D(14) ^ D(15) ^ D(16) ^ D(17) ^ D(18) ^ D(19) ^            |
| D(30)                    | ^ D(31) ;                                                                            |
| EB (6) := D(20)          | ^ D(21) ^ D(22) ^ D(23) ^ D(24) ^ D(25) ^ D(26) ^ D(27) ^ D(28) ^ D(29) ^            |
| D(30)                    | ^ D(31) ;                                                                            |

A dedicated register (Tab. 14-2) is used to control EDAC functionality. The EDAC Enable flag is used to enable or disable EDAC protection on Memory modules. A write operation on the register forces both single and double error flag to reset value.

| Bit Number | Description       | Reset value |
|------------|-------------------|-------------|
| 7-0        | reserved          | 0           |
| 8          | Single error flag | 0           |
| 9          | Double error flag | 0           |
| 10         | EDAC Enable       | 0           |
| 11         | reserved          | 0           |
| 15-12      | reserved          | 0           |
| 16         | reserved          | 0           |
| 17         | reserved          | 0           |

Tab. 14-2: EDAC error register.

The behaviour of the EDAC protection is illustrated in Fig. 14-1. The EDAC error is generated when EDAC\_enable bit is set and EDAC\_error flag is not masked.





edac\_er(

The EDAC function is disabled at start-up. User is in charge of enabling it after RCCIPC initialization.

single\_err double err

edac\_error\_mask

Since Double error detection represents a critical condition for the core because the management of wrong values can compromise the RCCIPC behaviour, it is strictly recommended that user resets the RCCIPC core if this error occurs.

END OF DOCUMENT